TIMING DIAGRAMS AND TEST CIRCUITS
1.4V
VOH
VOL
3kΩ
DOUT
DOUT
Test Point
tr
tf
100pF
CLOAD
Voltage Waveforms for DOUT Rise and Fall Times tr, and tf
Load Circuit for tdDO, tr, and tf
Test Point
DCLOCK
VIL
VCC
tdDO
t
dis Waveform 2, ten
3kΩ
DOUT
VOH
VOL
tdis Waveform 1
DOUT
100pF
CLOAD
thDO
Voltage Waveforms for DOUT Delay Times, tdDO
Load Circuit for tdis and tden
VIH
CS/SHDN
CS/SHDN
DCLOCK
DOUT
Waveform 1(1)
90%
10%
1
2
tdis
DOUT
Waveform 2(2)
VOL
DOUT
B11
ten
Voltage Waveforms for tdis
NOTES: (1) Waveform 1 is for an output with internal conditions such that
the output is HIGH unless disabled by the output control. (2) Waveform 2
is for an output with internal conditions such that the output is LOW unless
disabled by the output control.
Voltage Waveforms for ten
®
ADS1286
8