欢迎访问ic37.com |
会员登录 免费注册
发布采购

MEGA128CAN 参数 Datasheet PDF下载

MEGA128CAN图片预览
型号: MEGA128CAN
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有ISP功能的Flash和CAN控制器128K字节 [Microcontroller WITH 128K BYTES OF ISP FLASH AND CAN CONTROLLER]
分类和应用: 微控制器
文件页数/大小: 413 页 / 5507 K
品牌: ATMEL [ ATMEL ]
 浏览型号MEGA128CAN的Datasheet PDF文件第122页浏览型号MEGA128CAN的Datasheet PDF文件第123页浏览型号MEGA128CAN的Datasheet PDF文件第124页浏览型号MEGA128CAN的Datasheet PDF文件第125页浏览型号MEGA128CAN的Datasheet PDF文件第127页浏览型号MEGA128CAN的Datasheet PDF文件第128页浏览型号MEGA128CAN的Datasheet PDF文件第129页浏览型号MEGA128CAN的Datasheet PDF文件第130页  
ing slope is determined by the previous TOP value, while the length of the rising slope is  
determined by the new TOP value. When these two values differ the two slopes of the  
period will differ in length. The difference in length gives the unsymmetrical result on the  
output.  
It is recommended to use the phase and frequency correct mode instead of the phase  
correct mode when changing the TOP value while the Timer/Counter is running. When  
using a static TOP value there are practically no differences between the two modes of  
operation.  
In phase correct PWM mode, the compare units allow generation of PWM waveforms on  
the OCnx pins. Setting the COMnx1:0 bits to two will produce a non-inverted PWM and  
an inverted PWM output can be generated by setting the COMnx1:0 to three (See Table  
on page 132). The actual OCnx value will only be visible on the port pin if the data direc-  
tion for the port pin is set as output (DDR_OCnx). The PWM waveform is generated by  
setting (or clearing) the OCnx Register at the compare match between OCRnx and  
TCNTn when the counter increments, and clearing (or setting) the OCnx Register at  
compare match between OCRnx and TCNTn when the counter decrements. The PWM  
frequency for the output when using phase correct PWM can be calculated by the fol-  
lowing equation:  
fclk_I/O  
fOCnxPCPWM = ---------------------------  
2 N TOP  
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).  
The extreme values for the OCRnx Register represent special cases when generating a  
PWM waveform output in the phase correct PWM mode. If the OCRnx is set equal to  
BOTTOM the output will be continuously low and if set equal to TOP the output will be  
continuously high for non-inverted PWM mode. For inverted PWM the output will have  
the opposite logic values.  
Phase and Frequency Correct The phase and frequency correct Pulse Width Modulation, or phase and frequency cor-  
PWM Mode  
rect PWM mode (WGMn3:0 = 8 or 9) provides a high resolution phase and frequency  
correct PWM waveform generation option. The phase and frequency correct PWM  
mode is, like the phase correct PWM mode, based on a dual-slope operation. The  
counter counts repeatedly from BOTTOM (0x0000) to TOP and then from TOP to BOT-  
TOM. In non-inverting Compare Output mode, the Output Compare (OCnx) is cleared  
on the compare match between TCNTn and OCRnx while upcounting, and set on the  
compare match while downcounting. In inverting Compare Output mode, the operation  
is inverted. The dual-slope operation gives a lower maximum operation frequency com-  
pared to the single-slope operation. However, due to the symmetric feature of the dual-  
slope PWM modes, these modes are preferred for motor control applications.  
The main difference between the phase correct, and the phase and frequency correct  
PWM mode is the time the OCRnx Register is updated by the OCRnx Buffer Register,  
(see Figure 55 and Figure 56).  
The PWM resolution for the phase and frequency correct PWM mode can be defined by  
either ICRn or OCRnA. The minimum resolution allowed is 2-bit (ICRn or OCRnA set to  
0x0003), and the maximum resolution is 16-bit (ICRn or OCRnA set to MAX). The PWM  
resolution in bits can be calculated using the following equation:  
log(TOP + 1)  
RPFCPWM = ----------------------------------  
log(2)  
126  
AT90CAN128  
4250E–CAN–12/04  
 复制成功!