欢迎访问ic37.com |
会员登录 免费注册
发布采购

MEGA128CAN 参数 Datasheet PDF下载

MEGA128CAN图片预览
型号: MEGA128CAN
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有ISP功能的Flash和CAN控制器128K字节 [Microcontroller WITH 128K BYTES OF ISP FLASH AND CAN CONTROLLER]
分类和应用: 微控制器
文件页数/大小: 413 页 / 5507 K
品牌: ATMEL [ ATMEL ]
 浏览型号MEGA128CAN的Datasheet PDF文件第113页浏览型号MEGA128CAN的Datasheet PDF文件第114页浏览型号MEGA128CAN的Datasheet PDF文件第115页浏览型号MEGA128CAN的Datasheet PDF文件第116页浏览型号MEGA128CAN的Datasheet PDF文件第118页浏览型号MEGA128CAN的Datasheet PDF文件第119页浏览型号MEGA128CAN的Datasheet PDF文件第120页浏览型号MEGA128CAN的Datasheet PDF文件第121页  
AT90CAN128  
into ICRn Register. If enabled (ICIEn = 1), the Input Capture Flag generates an Input  
Capture interrupt. The ICFn flag is automatically cleared when the interrupt is executed.  
Alternatively the ICFn flag can be cleared by software by writing a logical one to its I/O  
bit location.  
Reading the 16-bit value in the Input Capture Register (ICRn) is done by first reading the  
low byte (ICRnL) and then the high byte (ICRnH). When the low byte is read the high  
byte is copied into the high byte temporary register (TEMP). When the CPU reads the  
ICRnH I/O location it will access the TEMP Register.  
The ICRn Register can only be written when using a Waveform Generation mode that  
utilizes the ICRn Register for defining the counter’s TOP value. In these cases the  
Waveform Generation mode (WGMn3:0) bits must be set before the TOP value can be  
written to the ICRn Register. When writing the ICRn Register the high byte must be writ-  
ten to the ICRnH I/O location before the low byte is written to ICRnL.  
For more information on how to access the 16-bit registers refer to “Accessing 16-bit  
Registers” on page 111.  
Input Capture Trigger Source The main trigger source for the Input Capture unit is the Input Capture pin (ICPn). Only  
Timer/Counter1 can alternatively use the Analog Comparator output as trigger source  
for the Input Capture unit. The Analog Comparator is selected as trigger source by set-  
ting the Analog Comparator Input Capture (ACIC) bit in the Analog Comparator Control  
and Status Register (ACSR). Be aware that changing trigger source can trigger a cap-  
ture. The Input Capture Flag must therefore be cleared after the change.  
Both the Input Capture pin (ICPn) and the Analog Comparator output (ACO) inputs are  
sampled using the same technique as for the Tn pin (Figure 35 on page 91). The edge  
detector is also identical. However, when the noise canceler is enabled, additional logic  
is inserted before the edge detector, which increases the delay by four system clock  
cycles. Note that the input of the noise canceler and edge detector is always enabled  
unless the Timer/Counter is set in a Waveform Generation mode that uses ICRn to  
define TOP.  
An Input Capture can be triggered by software by controlling the port of the ICPn pin.  
Noise Canceler  
The noise canceler improves noise immunity by using a simple digital filtering scheme.  
The noise canceler input is monitored over four samples, and all four must be equal for  
changing the output that in turn is used by the edge detector.  
The noise canceler is enabled by setting the Input Capture Noise Canceler (ICNCn) bit  
in Timer/Counter Control Register B (TCCRnB). When enabled the noise canceler intro-  
duces additional four system clock cycles of delay from a change applied to the input, to  
the update of the ICRn Register. The noise canceler uses the system clock and is there-  
fore not affected by the prescaler.  
Using the Input Capture Unit  
The main challenge when using the Input Capture unit is to assign enough processor  
capacity for handling the incoming events. The time between two events is critical. If the  
processor has not read the captured value in the ICRn Register before the next event  
occurs, the ICRn will be overwritten with a new value. In this case the result of the cap-  
ture will be incorrect.  
When using the Input Capture interrupt, the ICRn Register should be read as early in the  
interrupt handler routine as possible. Even though the Input Capture interrupt has rela-  
tively high priority, the maximum interrupt response time is dependent on the maximum  
number of clock cycles it takes to handle any of the other interrupt requests.  
117  
4250E–CAN–12/04  
 复制成功!