欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第179页浏览型号ATMEGA64A-AU的Datasheet PDF文件第180页浏览型号ATMEGA64A-AU的Datasheet PDF文件第181页浏览型号ATMEGA64A-AU的Datasheet PDF文件第182页浏览型号ATMEGA64A-AU的Datasheet PDF文件第184页浏览型号ATMEGA64A-AU的Datasheet PDF文件第185页浏览型号ATMEGA64A-AU的Datasheet PDF文件第186页浏览型号ATMEGA64A-AU的Datasheet PDF文件第187页  
ATmega64A  
The Data Register Empty (UDREn) flag indicates whether the transmit buffer is ready to receive  
new data. This bit is set when the transmit buffer is empty, and cleared when the transmit buffer  
contains data to be transmitted that has not yet been moved into the Shift Register. For compat-  
ibility with future devices, always write this bit to zero when writing the UCSRnA Register.  
When the Data Register empty Interrupt Enable (UDRIEn) bit in UCSRnB is written to one, the  
USART Data Register Empty Interrupt will be executed as long as UDREn is set (provided that  
global interrupts are enabled). UDREn is cleared by writing UDRn. When interrupt-driven data  
transmission is used, the Data Register Empty Interrupt routine must either write new data to  
UDRn in order to clear UDREn or disable the Data Register Empty Interrupt, otherwise a new  
interrupt will occur once the interrupt routine terminates.  
The Transmit Complete n (TXCn) flag bit is set one when the entire frame in the Transmit Shift  
Register has been shifted out and there are no new data currently present in the transmit buffer.  
The TXCn flag bit is automatically cleared when a transmit complete interrupt is executed, or it  
can be cleared by writing a one to its bit location. The TXCn flag is useful in half-duplex commu-  
nication interfaces (like the RS-485 standard), where a transmitting application must enter  
Receive mode and free the communication bus immediately after completing the transmission.  
When the Transmit Compete Interrupt Enable (TXCIEn) bit in UCSRnB is set, the USART  
Transmit Complete Interrupt will be executed when the TXCn flag becomes set (provided that  
global interrupts are enabled). When the transmit complete interrupt is used, the interrupt han-  
dling routine does not have to clear the TXCn flag, this is done automatically when the interrupt  
is executed.  
20.6.4  
20.6.5  
Parity Generator  
The Parity Generator calculates the parity bit for the serial frame data. When parity bit is enabled  
(UPMn1 = 1), the Transmitter Control logic inserts the parity bit between the last data bit and the  
first stop bit of the frame that is sent.  
Disabling the Transmitter  
The disabling of the Transmitter (setting the TXENn to zero) will not become effective until ongo-  
ing and pending transmissions are completed, i.e., when the Transmit Shift Register and  
Transmit Buffer Register do not contain data to be transmitted. When disabled, the transmitter  
will no longer override the TxD pin.  
20.7 Data Reception – The USART Receiver  
The USART Receiver is enabled by writing the Receive Enable n (RXENn) bit in the UCSRnB  
Register to one. When the Receiver is enabled, the normal pin operation of the RxD pin is over-  
ridden by the USART and given the function as the receiver’s serial input. The baud rate, mode  
of operation and frame format must be set up once before any serial reception can be done. If  
synchronous operation is used, the clock on the XCK pin will be used as transfer clock.  
20.7.1  
Receiving Frames with 5 to 8 Data Bits  
The Receiver starts data reception when it detects a valid start bit. Each bit that follows the start  
bit will be sampled at the baud rate or XCK clock, and shifted into the Receive Shift Register until  
the first stop bit of a frame is received. A second stop bit will be ignored by the Receiver. When  
the first stop bit is received, i.e., a complete serial frame is present in the Receive Shift Register,  
the contents of the Shift Register will be moved into the receive buffer. The receive buffer can  
then be read by reading the UDRn I/O location.  
183  
8160C–AVR–07/09  
 复制成功!