欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第126页浏览型号ATMEGA64A-AU的Datasheet PDF文件第127页浏览型号ATMEGA64A-AU的Datasheet PDF文件第128页浏览型号ATMEGA64A-AU的Datasheet PDF文件第129页浏览型号ATMEGA64A-AU的Datasheet PDF文件第131页浏览型号ATMEGA64A-AU的Datasheet PDF文件第132页浏览型号ATMEGA64A-AU的Datasheet PDF文件第133页浏览型号ATMEGA64A-AU的Datasheet PDF文件第134页  
ATmega64A  
Using the ICRn Register for defining TOP works well when using fixed TOP values. By using  
ICRn, the OCRnA Register is free to be used for generating a PWM output on OCnA. However,  
if the base PWM frequency is actively changed by changing the TOP value, using the OCRnA as  
TOP is clearly a better choice due to its double buffer feature.  
In phase and frequency correct PWM mode, the compare units allow generation of PWM wave-  
forms on the OCnx pins. Setting the COMnx1:0 bits to two will produce a non-inverted PWM and  
an inverted PWM output can be generated by setting the COMnx1:0 to three (See Table 15-4 on  
page 134). The actual OCnx value will only be visible on the port pin if the data direction for the  
port pin is set as output (DDR_OCnx). The PWM waveform is generated by setting (or clearing)  
the OCnx Register at the Compare Match between OCRnx and TCNTn when the counter incre-  
ments, and clearing (or setting) the OCnx Register at Compare Match between OCRnx and  
TCNTn when the counter decrements. The PWM frequency for the output when using phase  
and frequency correct PWM can be calculated by the following equation:  
f
clk_I/O  
f
= ---------------------------  
OCnxPFCPWM  
2 N TOP  
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).  
The extreme values for the OCRnx Register represent special cases when generating a PWM  
waveform output in the phase correct PWM mode. If the OCRnx is set equal to BOTTOM the  
output will be continuously low and if set equal to TOP the output will be set to high for non-  
inverted PWM mode. For inverted PWM the output will have the opposite logic values. If OCnA  
is used to define the TOP value (WGMn3:0 = 9) and COMnA1:0 = 1, the OCnA output will toggle  
with a 50% duty cycle.  
15.10 Timer/Counter Timing Diagrams  
The Timer/Counter is a synchronous design and the timer clock (clkTn) is therefore shown as a  
clock enable signal in the following figures. The figures include information on when interrupt  
flags are set, and when the OCRnx Register is updated with the OCRnx buffer value (only for  
modes utilizing double buffering). Figure 15-10 shows a timing diagram for the setting of OCFnx.  
Figure 15-10. Timer/Counter Timing Diagram, Setting of OCFnx, no Prescaling  
clkI/O  
clkTn  
(clkI/O/1)  
TCNTn  
OCRnx  
OCFnx  
OCRnx - 1  
OCRnx  
OCRnx + 1  
OCRnx + 2  
OCRnx Value  
Figure 15-11 shows the same timing data, but with the prescaler enabled.  
130  
8160C–AVR–07/09  
 复制成功!