欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第115页浏览型号ATMEGA64A-AU的Datasheet PDF文件第116页浏览型号ATMEGA64A-AU的Datasheet PDF文件第117页浏览型号ATMEGA64A-AU的Datasheet PDF文件第118页浏览型号ATMEGA64A-AU的Datasheet PDF文件第120页浏览型号ATMEGA64A-AU的Datasheet PDF文件第121页浏览型号ATMEGA64A-AU的Datasheet PDF文件第122页浏览型号ATMEGA64A-AU的Datasheet PDF文件第123页  
ATmega64A  
The ICRn Register can only be written when using a Waveform Generation mode that utilizes  
the ICRn Register for defining the counter’s TOP value. In these cases the Waveform Genera-  
tion mode (WGMn3:0) bits must be set before the TOP value can be written to the ICRn  
Register. When writing the ICRn Register the high byte must be written to the ICRnH I/O location  
before the low byte is written to ICRnL.  
For more information on how to access the 16-bit registers refer to “Accessing 16-bit Registers”  
on page 114.  
15.6.1  
Input Capture Source  
The main trigger source for the Input Capture unit is the Input Capture pin (ICPn).  
Timer/Counter1 can alternatively use the Analog Comparator output as trigger source for the  
Input Capture unit. The Analog Comparator is selected as trigger source by setting the Analog  
Comparator Input Capture (ACIC) bit in the Analog Comparator Control and Status Register  
(ACSR). Be aware that changing trigger source can trigger a capture. The Input Capture Flag  
must therefore be cleared after the change.  
Both the Input Capture pin (ICPn) and the Analog Comparator output (ACO) inputs are sampled  
using the same technique as for the Tn pin (Figure 16-1 on page 143). The edge detector is also  
identical. However, when the noise canceler is enabled, additional logic is inserted before the  
edge detector, which increases the delay by four system clock cycles. Note that the input of the  
noise canceler and edge detector is always enabled unless the Timer/Counter is set in a Wave-  
form Generation mode that uses ICRn to define TOP.  
An Input Capture can be triggered by software by controlling the port of the ICPn pin.  
15.6.2  
Noise Canceler  
The Noise Canceler improves noise immunity by using a simple digital filtering scheme. The  
Noise Canceler input is monitored over four samples, and all four must be equal for changing the  
output that in turn is used by the edge detector.  
The Noise Canceler is enabled by setting the Input Capture Noise Canceler (ICNCn) bit in  
Timer/Counter Control Register B (TCCRnB). When enabled the Noise Canceler introduces  
additional four system clock cycles of delay from a change applied to the input, to the update of  
the ICRn Register. The Noise Canceler uses the system clock and is therefore not affected by  
the prescaler.  
15.6.3  
Using the Input Capture Unit  
The main challenge when using the Input Capture unit is to assign enough processor capacity  
for handling the incoming events. The time between two events is critical. If the processor has  
not read the captured value in the ICRn Register before the next event occurs, the ICRn will be  
overwritten with a new value. In this case the result of the capture will be incorrect.  
When using the Input Capture interrupt, the ICRn Register should be read as early in the inter-  
rupt handler routine as possible. Even though the Input Capture interrupt has relatively high  
priority, the maximum interrupt response time is dependent on the maximum number of clock  
cycles it takes to handle any of the other interrupt requests.  
Using the Input Capture unit in any mode of operation when the TOP value (resolution) is  
actively changed during operation, is not recommended.  
Measurement of an external signal’s duty cycle requires that the trigger edge is changed after  
each capture. Changing the edge sensing must be done as early as possible after the ICRn  
119  
8160C–AVR–07/09  
 复制成功!