欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第113页浏览型号ATMEGA64A-AU的Datasheet PDF文件第114页浏览型号ATMEGA64A-AU的Datasheet PDF文件第115页浏览型号ATMEGA64A-AU的Datasheet PDF文件第116页浏览型号ATMEGA64A-AU的Datasheet PDF文件第118页浏览型号ATMEGA64A-AU的Datasheet PDF文件第119页浏览型号ATMEGA64A-AU的Datasheet PDF文件第120页浏览型号ATMEGA64A-AU的Datasheet PDF文件第121页  
ATmega64A  
Figure 15-2. Counter Unit Block Diagram  
DATA BUS (8-bit)  
TOVn  
(Int.Req.)  
TEMP (8-bit)  
Clock Select  
Count  
Edge  
Detector  
Tn  
TCNTnH (8-bit)  
TCNTnL (8-bit)  
Clear  
clkTn  
Control Logic  
Direction  
TCNTn (16-bit Counter)  
( From Prescaler )  
TOP  
BOTTOM  
Signal description (internal signals):  
Count  
Increment or decrement TCNTn by 1.  
Select between increment and decrement.  
Clear TCNTn (set all bits to zero).  
Direction  
Clear  
clkT  
Timer/counter clock.  
n
TOP  
Signalize that TCNTn has reached maximum value.  
BOTTOM  
Signalize that TCNTn has reached minimum value (zero).  
The 16-bit counter is mapped into two 8-bit I/O memory locations: Counter High (TCNTnH) con-  
taining the upper eight bits of the counter, and Counter Low (TCNTnL) containing the lower eight  
bits. The TCNTnH Register can only be indirectly accessed by the CPU. When the CPU does an  
access to the TCNTnH I/O location, the CPU accesses the high byte temporary register (TEMP).  
The temporary register is updated with the TCNTnH value when the TCNTnL is read, and  
TCNTnH is updated with the temporary register value when TCNTnL is written. This allows the  
CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data bus.  
It is important to notice that there are special cases of writing to the TCNTn Register when the  
counter is counting that will give unpredictable results. The special cases are described in the  
sections where they are of importance.  
Depending on the mode of operation used, the counter is cleared, incremented, or decremented  
at each Timer Clock (clk ). The clk can be generated from an external or internal clock  
n
n
T
T
source, selected by the Clock Select bits (CSn2:0). When no clock source is selected (CSn2:0 =  
0) the timer is stopped. However, the TCNTn value can be accessed by the CPU, independent  
of whether clkTn is present or not. A CPU write overrides (has priority over) all counter clear or  
count operations.  
The counting sequence is determined by the setting of the Waveform Generation mode bits  
(WGMn3:0) located in the Timer/Counter Control Registers A and B (TCCRnA and TCCRnB).  
There are close connections between how the counter behaves (counts) and how waveforms  
are generated on the Output Compare outputs OCnx. For more details about advanced counting  
sequences and waveform generation, see “Modes of Operation” on page 123.  
The Timer/Counter Overflow Flag (TOVn) is set according to the mode of operation selected by  
the WGMn3:0 bits. TOVn can be used for generating a CPU interrupt.  
117  
8160C–AVR–07/09  
 复制成功!