欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第5页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第6页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第7页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第8页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第10页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第11页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第12页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第13页  
ATmega48PA/88PA/168PA/328P  
ical ALU operation, two operands are output from the Register File, the operation is executed,  
and the result is stored back in the Register File – in one clock cycle.  
Six of the 32 registers can be used as three 16-bit indirect address register pointers for Data  
Space addressing – enabling efficient address calculations. One of the these address pointers  
can also be used as an address pointer for look up tables in Flash program memory. These  
added function registers are the 16-bit X-, Y-, and Z-register, described later in this section.  
The ALU supports arithmetic and logic operations between registers or between a constant and  
a register. Single register operations can also be executed in the ALU. After an arithmetic opera-  
tion, the Status Register is updated to reflect information about the result of the operation.  
Program flow is provided by conditional and unconditional jump and call instructions, able to  
directly address the whole address space. Most AVR instructions have a single 16-bit word for-  
mat. Every program memory address contains a 16- or 32-bit instruction.  
Program Flash memory space is divided in two sections, the Boot Program section and the  
Application Program section. Both sections have dedicated Lock bits for write and read/write  
protection. The SPM instruction that writes into the Application Flash memory section must  
reside in the Boot Program section.  
During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the  
Stack. The Stack is effectively allocated in the general data SRAM, and consequently the Stack  
size is only limited by the total SRAM size and the usage of the SRAM. All user programs must  
initialize the SP in the Reset routine (before subroutines or interrupts are executed). The Stack  
Pointer (SP) is read/write accessible in the I/O space. The data SRAM can easily be accessed  
through the five different addressing modes supported in the AVR architecture.  
The memory spaces in the AVR architecture are all linear and regular memory maps.  
A flexible interrupt module has its control registers in the I/O space with an additional Global  
Interrupt Enable bit in the Status Register. All interrupts have a separate Interrupt Vector in the  
Interrupt Vector table. The interrupts have priority in accordance with their Interrupt Vector posi-  
tion. The lower the Interrupt Vector address, the higher the priority.  
The I/O memory space contains 64 addresses for CPU peripheral functions as Control Regis-  
ters, SPI, and other I/O functions. The I/O Memory can be accessed directly, or as the Data  
Space locations following those of the Register File, 0x20 - 0x5F. In addition, the  
ATmega48PA/88PA/168PA/328P has Extended I/O space from 0x60 - 0xFF in SRAM where  
only the ST/STS/STD and LD/LDS/LDD instructions can be used.  
6.2  
ALU – Arithmetic Logic Unit  
The high-performance AVR ALU operates in direct connection with all the 32 general purpose  
working registers. Within a single clock cycle, arithmetic operations between general purpose  
registers or between a register and an immediate are executed. The ALU operations are divided  
into three main categories – arithmetic, logical, and bit-functions. Some implementations of the  
architecture also provide a powerful multiplier supporting both signed/unsigned multiplication  
and fractional format. See the “Instruction Set” section for a detailed description.  
6.3  
Status Register  
The Status Register contains information about the result of the most recently executed arithme-  
tic instruction. This information can be used for altering program flow in order to perform  
conditional operations. Note that the Status Register is updated after all ALU operations, as  
9
8161D–AVR–10/09  
 复制成功!