欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第288页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第289页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第290页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第291页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第293页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第294页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第295页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第296页  
ATmega48PA/88PA/168PA/328P  
26.9 Register Description  
26.9.1  
SPMCSR – Store Program Memory Control and Status Register  
The Store Program Memory Control and Status Register contains the control bits needed to con-  
trol the Boot Loader operations.  
Bit  
7
SPMIE  
R/W  
0
6
5
4
RWWSRE  
R/W  
3
BLBSET  
R/W  
0
2
PGWRT  
R/W  
0
1
PGERS  
R/W  
0
0
RWWSB  
SELFPRGEN  
SPMCSR  
0x37 (0x57)  
Read/Write  
Initial Value  
R
0
R
0
R/W  
0
0
• Bit 7 – SPMIE: SPM Interrupt Enable  
When the SPMIE bit is written to one, and the I-bit in the Status Register is set (one), the SPM  
ready interrupt will be enabled. The SPM ready Interrupt will be executed as long as the SELF-  
PRGEN bit in the SPMCSR Register is cleared.  
• Bit 6 – RWWSB: Read-While-Write Section Busy  
When a Self-Programming (Page Erase or Page Write) operation to the RWW section is initi-  
ated, the RWWSB will be set (one) by hardware. When the RWWSB bit is set, the RWW section  
cannot be accessed. The RWWSB bit will be cleared if the RWWSRE bit is written to one after a  
Self-Programming operation is completed. Alternatively the RWWSB bit will automatically be  
cleared if a page load operation is initiated.  
• Bit 5 – Res: Reserved Bit  
This bit is a reserved bit in the ATmega48PA/88PA/168PA/328P and always read as zero.  
• Bit 4 – RWWSRE: Read-While-Write Section Read Enable  
When programming (Page Erase or Page Write) to the RWW section, the RWW section is  
blocked for reading (the RWWSB will be set by hardware). To re-enable the RWW section, the  
user software must wait until the programming is completed (SELFPRGEN will be cleared).  
Then, if the RWWSRE bit is written to one at the same time as SELFPRGEN, the next SPM  
instruction within four clock cycles re-enables the RWW section. The RWW section cannot be  
re-enabled while the Flash is busy with a Page Erase or a Page Write (SELFPRGEN is set). If  
the RWWSRE bit is written while the Flash is being loaded, the Flash load operation will abort  
and the data loaded will be lost.  
• Bit 3 – BLBSET: Boot Lock Bit Set  
If this bit is written to one at the same time as SELFPRGEN, the next SPM instruction within four  
clock cycles sets Boot Lock bits and Memory Lock bits, according to the data in R0. The data in  
R1 and the address in the Z-pointer are ignored. The BLBSET bit will automatically be cleared  
upon completion of the Lock bit set, or if no SPM instruction is executed within four clock cycles.  
An LPM instruction within three cycles after BLBSET and SELFPRGEN are set in the SPMCSR  
Register, will read either the Lock bits or the Fuse bits (depending on Z0 in the Z-pointer) into the  
destination register. See ”Reading the Fuse and Lock Bits from Software” on page 284 for  
details.  
• Bit 2 – PGWRT: Page Write  
If this bit is written to one at the same time as SELFPRGEN, the next SPM instruction within four  
clock cycles executes Page Write, with the data stored in the temporary buffer. The page  
address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The  
292  
8161D–AVR–10/09  
 复制成功!