欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第236页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第237页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第238页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第239页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第241页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第242页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第243页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第244页  
ATmega48PA/88PA/168PA/328P  
Note that data is transmitted both from Master to Slave and vice versa. The Master must instruct  
the Slave what location it wants to read, requiring the use of the MT mode. Subsequently, data  
must be read from the Slave, implying the use of the MR mode. Thus, the transfer direction must  
be changed. The Master must keep control of the bus during all these steps, and the steps  
should be carried out as an atomical operation. If this principle is violated in a multi master sys-  
tem, another Master can alter the data pointer in the EEPROM between steps 2 and 3, and the  
Master will read the wrong data location. Such a change in transfer direction is accomplished by  
transmitting a REPEATED START between the transmission of the address byte and reception  
of the data. After a REPEATED START, the Master keeps ownership of the bus. The following  
figure shows the flow in this transfer.  
Figure 21-19. Combining Several TWI Modes to Access a Serial EEPROM  
Master Transmitter  
Master Receiver  
S
SLA+W  
A
ADDRESS  
A
Rs  
SLA+R  
A
DATA  
A
P
S = START  
Transmitted from master to slave  
Rs = REPEATED START  
Transmitted from slave to master  
P = STOP  
21.8 Multi-master Systems and Arbitration  
If multiple masters are connected to the same bus, transmissions may be initiated simultane-  
ously by one or more of them. The TWI standard ensures that such situations are handled in  
such a way that one of the masters will be allowed to proceed with the transfer, and that no data  
will be lost in the process. An example of an arbitration situation is depicted below, where two  
masters are trying to transmit data to a Slave Receiver.  
Figure 21-20. An Arbitration Example  
VCC  
Device 1  
MASTER  
TRANSMITTER  
Device 3  
SLAVE  
RECEIVER  
Device 2  
MASTER  
TRANSMITTER  
Device n  
R1  
R2  
........  
SDA  
SCL  
Several different scenarios may arise during arbitration, as described below:  
Two or more masters are performing identical communication with the same Slave. In this  
case, neither the Slave nor any of the masters will know about the bus contention.  
Two or more masters are accessing the same Slave with different data or direction bit. In this  
case, arbitration will occur, either in the READ/WRITE bit or in the data bits. The masters trying  
to output a one on SDA while another Master outputs a zero will lose the arbitration. Losing  
masters will switch to not addressed Slave mode or wait until the bus is free and transmit a new  
START condition, depending on application software action.  
240  
8161D–AVR–10/09  
 复制成功!