欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第19页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第20页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第21页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第22页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第24页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第25页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第26页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第27页  
ATmega48PA/88PA/168PA/328P  
When the write access time has elapsed, the EEPE bit is cleared by hardware. The user soft-  
ware can poll this bit and wait for a zero before writing the next byte. When EEPE has been set,  
the CPU is halted for two cycles before the next instruction is executed.  
• Bit 0 – EERE: EEPROM Read Enable  
The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct  
address is set up in the EEAR Register, the EERE bit must be written to a logic one to trigger the  
EEPROM read. The EEPROM read access takes one instruction, and the requested data is  
available immediately. When the EEPROM is read, the CPU is halted for four cycles before the  
next instruction is executed.  
The user should poll the EEPE bit before starting the read operation. If a write operation is in  
progress, it is neither possible to read the EEPROM, nor to change the EEAR Register.  
The calibrated Oscillator is used to time the EEPROM accesses. Table 7-2 lists the typical pro-  
gramming time for EEPROM access from the CPU.  
Table 7-2.  
Symbol  
EEPROM Programming Time  
Number of Calibrated RC Oscillator Cycles  
Typ Programming Time  
EEPROM write  
(from CPU)  
26,368  
3.3 ms  
The following code examples show one assembly and one C function for writing to the  
EEPROM. The examples assume that interrupts are controlled (e.g. by disabling interrupts glob-  
ally) so that no interrupts will occur during execution of these functions. The examples also  
assume that no Flash Boot Loader is present in the software. If such code is present, the  
EEPROM write function must also wait for any ongoing SPM command to finish.  
23  
8161D–AVR–10/09