欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第200页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第201页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第202页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第203页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第205页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第206页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第207页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第208页  
ATmega48PA/88PA/168PA/328P  
20. USART in SPI Mode  
20.1 Features  
Full Duplex, Three-wire Synchronous Data Transfer  
Master Operation  
Supports all four SPI Modes of Operation (Mode 0, 1, 2, and 3)  
LSB First or MSB First Data Transfer (Configurable Data Order)  
Queued Operation (Double Buffered)  
High Resolution Baud Rate Generator  
High Speed Operation (fXCKmax = fCK/2)  
Flexible Interrupt Generation  
20.2 Overview  
The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) can be  
set to a master SPI compliant mode of operation.  
Setting both UMSELn1:0 bits to one enables the USART in MSPIM logic. In this mode of opera-  
tion the SPI master control logic takes direct control over the USART resources. These  
resources include the transmitter and receiver shift register and buffers, and the baud rate gen-  
erator. The parity generator and checker, the data and clock recovery logic, and the RX and TX  
control logic is disabled. The USART RX and TX control logic is replaced by a common SPI  
transfer control logic. However, the pin control logic and interrupt generation logic is identical in  
both modes of operation.  
The I/O register locations are the same in both modes. However, some of the functionality of the  
control registers changes when using MSPIM.  
20.3 Clock Generation  
The Clock Generation logic generates the base clock for the Transmitter and Receiver. For  
USART MSPIM mode of operation only internal clock generation (i.e. master operation) is sup-  
ported. The Data Direction Register for the XCKn pin (DDR_XCKn) must therefore be set to one  
(i.e. as output) for the USART in MSPIM to operate correctly. Preferably the DDR_XCKn should  
be set up before the USART in MSPIM is enabled (i.e. TXENn and RXENn bit set to one).  
The internal clock generation used in MSPIM mode is identical to the USART synchronous mas-  
ter mode. The baud rate or UBRRn setting can therefore be calculated using the same  
equations, see Table 20-1:  
204  
8161D–AVR–10/09  
 复制成功!