欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第16页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第17页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第18页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第19页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第21页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第22页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第23页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第24页  
ATmega48PA/88PA/168PA/328P  
7.4.2  
Preventing EEPROM Corruption  
During periods of low VCC, the EEPROM data can be corrupted because the supply voltage is  
too low for the CPU and the EEPROM to operate properly. These issues are the same as for  
board level systems using EEPROM, and the same design solutions should be applied.  
An EEPROM data corruption can be caused by two situations when the voltage is too low. First,  
a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Sec-  
ondly, the CPU itself can execute instructions incorrectly, if the supply voltage is too low.  
EEPROM data corruption can easily be avoided by following this design recommendation:  
Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This can  
be done by enabling the internal Brown-out Detector (BOD). If the detection level of the internal  
BOD does not match the needed detection level, an external low VCC reset Protection circuit can  
be used. If a reset occurs while a write operation is in progress, the write operation will be com-  
pleted provided that the power supply voltage is sufficient.  
7.5  
I/O Memory  
The I/O space definition of the ATmega48PA/88PA/168PA/328P is shown in ”Register Sum-  
mary” on page 423.  
All ATmega48PA/88PA/168PA/328P I/Os and peripherals are placed in the I/O space. All I/O  
locations may be accessed by the LD/LDS/LDD and ST/STS/STD instructions, transferring data  
between the 32 general purpose working registers and the I/O space. I/O Registers within the  
address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In  
these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.  
Refer to the instruction set section for more details. When using the I/O specific commands IN  
and OUT, the I/O addresses 0x00 - 0x3F must be used. When addressing I/O Registers as data  
space using LD and ST instructions, 0x20 must be added to these addresses. The  
ATmega48PA/88PA/168PA/328P is a complex microcontroller with more peripheral units than  
can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For  
the Extended I/O space from 0x60 - 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD  
instructions can be used.  
For compatibility with future devices, reserved bits should be written to zero if accessed.  
Reserved I/O memory addresses should never be written.  
Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most  
other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore  
be used on registers containing such Status Flags. The CBI and SBI instructions work with reg-  
isters 0x00 to 0x1F only.  
The I/O and peripherals control registers are explained in later sections.  
7.5.1  
General Purpose I/O Registers  
The ATmega48PA/88PA/168PA/328P contains three General Purpose I/O Registers. These  
registers can be used for storing any information, and they are particularly useful for storing  
global variables and Status Flags. General Purpose I/O Registers within the address range 0x00  
- 0x1F are directly bit-accessible using the SBI, CBI, SBIS, and SBIC instructions.  
20  
8161D–AVR–10/09  
 复制成功!