欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第108页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第109页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第110页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第111页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第113页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第114页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第115页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第116页  
ATmega48PA/88PA/168PA/328P  
the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare Match Interrupt Enable),  
and OCF0A are set, the Timer/Counter0 Compare Match Interrupt is executed.  
• Bit 0 – TOV0: Timer/Counter0 Overflow Flag  
The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware  
when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by  
writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Interrupt  
Enable), and TOV0 are set, the Timer/Counter0 Overflow interrupt is executed.  
The setting of this flag is dependent of the WGM02:0 bit setting. Refer to Table 14-8, ”Waveform  
Generation Mode Bit Description” on page 108.  
112  
8161D–AVR–10/09  
 复制成功!