欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16M1_1 参数 Datasheet PDF下载

ATMEGA16M1_1图片预览
型号: ATMEGA16M1_1
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有16K / 32K / 64K字节的系统内可编程闪存 [8-bit Microcontroller with 16K/32K/64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 365 页 / 6381 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16M1_1的Datasheet PDF文件第100页浏览型号ATMEGA16M1_1的Datasheet PDF文件第101页浏览型号ATMEGA16M1_1的Datasheet PDF文件第102页浏览型号ATMEGA16M1_1的Datasheet PDF文件第103页浏览型号ATMEGA16M1_1的Datasheet PDF文件第105页浏览型号ATMEGA16M1_1的Datasheet PDF文件第106页浏览型号ATMEGA16M1_1的Datasheet PDF文件第107页浏览型号ATMEGA16M1_1的Datasheet PDF文件第108页  
12.8.2  
Timer/Counter Control Register B – TCCR0B  
Bit  
7
FOC0A  
W
6
FOC0B  
W
5
4
3
2
CS02  
R
1
CS01  
R/W  
0
0
CS00  
R/W  
0
WGM02  
TCCR0B  
Read/Write  
Initial Value  
R
0
R
0
R
0
0
0
0
• Bit 7 – FOC0A: Force Output Compare A  
The FOC0A bit is only active when the WGM bits specify a non-PWM mode.  
However, for ensuring compatibility with future devices, this bit must be set to zero when  
TCCR0B is written when operating in PWM mode. When writing a logical one to the FOC0A bit,  
an immediate Compare Match is forced on the Waveform Generation unit. The OC0A output is  
changed according to its COM0A1:0 bits setting. Note that the FOC0A bit is implemented as a  
strobe. Therefore it is the value present in the COM0A1:0 bits that determines the effect of the  
forced compare.  
A FOC0A strobe will not generate any interrupt, nor will it clear the timer in CTC mode using  
OCR0A as TOP.  
The FOC0A bit is always read as zero.  
• Bit 6 – FOC0B: Force Output Compare B  
The FOC0B bit is only active when the WGM bits specify a non-PWM mode.  
However, for ensuring compatibility with future devices, this bit must be set to zero when  
TCCR0B is written when operating in PWM mode. When writing a logical one to the FOC0B bit,  
an immediate Compare Match is forced on the Waveform Generation unit. The OC0B output is  
changed according to its COM0B1:0 bits setting. Note that the FOC0B bit is implemented as a  
strobe. Therefore it is the value present in the COM0B1:0 bits that determines the effect of the  
forced compare.  
A FOC0B strobe will not generate any interrupt, nor will it clear the timer in CTC mode using  
OCR0B as TOP.  
The FOC0B bit is always read as zero.  
• Bits 5:4 – Res: Reserved Bits  
These bits are reserved bits in the ATmega16/32/64/M1/C1 and will always read as zero.  
• Bit 3 – WGM02: Waveform Generation Mode  
See the description in the “Timer/Counter Control Register A – TCCR0A” on page 101.  
• Bits 2:0 – CS02:0: Clock Select  
The three Clock Select bits select the clock source to be used by the Timer/Counter.  
Table 12-9. Clock Select Bit Description  
CS02  
CS01  
CS00 Description  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
No clock source (Timer/Counter stopped)  
clkI/O/(No prescaling)  
clkI/O/8 (From prescaler)  
clkI/O/64 (From prescaler)  
clkI/O/256 (From prescaler)  
clkI/O/1024 (From prescaler)  
External clock source on T0 pin. Clock on falling edge.  
External clock source on T0 pin. Clock on rising edge.  
104  
ATmega16/32/64/M1/C1  
7647F–AVR–04/09  
 复制成功!