欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AUR 参数 Datasheet PDF下载

ATMEGA48V-10AUR图片预览
型号: ATMEGA48V-10AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第236页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第237页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第238页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第239页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第241页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第242页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第243页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第244页  
of a lost bus arbitration, no data is lost in the transition from Master to Slave. Handling of the  
ACK bit is controlled automatically by the TWI logic, the CPU cannot access the ACK bit directly.  
• Bits 7..0 – TWD: TWI Data Register  
These eight bits constitute the next data byte to be transmitted, or the latest data byte received  
on the 2-wire Serial Bus.  
21.9.5  
TWAR – TWI (Slave) Address Register  
Bit  
7
6
TWA5  
R/W  
1
5
TWA4  
R/W  
1
4
TWA3  
R/W  
1
3
TWA2  
R/W  
1
2
TWA1  
R/W  
1
1
TWA0  
R/W  
1
0
TWGCE  
R/W  
0
TWA6  
R/W  
1
TWAR  
(0xBA)  
Read/Write  
Initial Value  
The TWAR should be loaded with the 7-bit Slave address (in the seven most significant bits of  
TWAR) to which the TWI will respond when programmed as a Slave Transmitter or Receiver,  
and not needed in the Master modes. In multi master systems, TWAR must be set in masters  
which can be addressed as Slaves by other Masters.  
The LSB of TWAR is used to enable recognition of the general call address (0x00). There is an  
associated address comparator that looks for the slave address (or general call address if  
enabled) in the received serial address. If a match is found, an interrupt request is generated.  
• Bits 7..1 – TWA: TWI (Slave) Address Register  
These seven bits constitute the slave address of the TWI unit.  
• Bit 0 – TWGCE: TWI General Call Recognition Enable Bit  
If set, this bit enables the recognition of a General Call given over the 2-wire Serial Bus.  
21.9.6  
TWAMR – TWI (Slave) Address Mask Register  
Bit  
7
6
5
4
TWAM[6:0]  
R/W  
3
2
1
0
TWAMR  
(0xBD)  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R
0
0
• Bits 7..1 – TWAM: TWI Address Mask  
The TWAMR can be loaded with a 7-bit Salve Address mask. Each of the bits in TWAMR can  
mask (disable) the corresponding address bits in the TWI Address Register (TWAR). If the mask  
bit is set to one then the address match logic ignores the compare between the incoming  
address bit and the corresponding bit in TWAR. Figure 21-22 shown the address match logic in  
detail.  
240  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!