欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AUR 参数 Datasheet PDF下载

ATMEGA48V-10AUR图片预览
型号: ATMEGA48V-10AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第157页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第158页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第159页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第160页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第162页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第163页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第164页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第165页  
ATmega48/88/168  
• Bit 1 – TCR2AUB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2A is written, this bit becomes set.  
When TCCR2A has been updated from the temporary storage register, this bit is cleared by  
hardware. A logical zero in this bit indicates that TCCR2A is ready to be updated with a new  
value.  
• Bit 0 – TCR2BUB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2B is written, this bit becomes set.  
When TCCR2B has been updated from the temporary storage register, this bit is cleared by  
hardware. A logical zero in this bit indicates that TCCR2B is ready to be updated with a new  
value.  
If a write is performed to any of the five Timer/Counter2 Registers while its update busy flag is  
set, the updated value might get corrupted and cause an unintentional interrupt to occur.  
The mechanisms for reading TCNT2, OCR2A, OCR2B, TCCR2A and TCCR2B are different.  
When reading TCNT2, the actual timer value is read. When reading OCR2A, OCR2B, TCCR2A  
and TCCR2B the value in the temporary storage register is read.  
17.11.9 GTCCR – General Timer/Counter Control Register  
Bit  
0x23 (0x43)  
7
6
5
4
3
2
1
0
TSM  
PSRASY PSRSYNC  
GTCCR  
Read/Write  
Initial Value  
R/W  
0
R
0
R
0
R
0
R
0
R
0
R/W  
0
R/W  
0
• Bit 1 – PSRASY: Prescaler Reset Timer/Counter2  
When this bit is one, the Timer/Counter2 prescaler will be reset. This bit is normally cleared  
immediately by hardware. If the bit is written when Timer/Counter2 is operating in asynchronous  
mode, the bit will remain one until the prescaler has been reset. The bit will not be cleared by  
hardware if the TSM bit is set. Refer to the description of the “Bit 7 – TSM: Timer/Counter Syn-  
chronization Mode” on page 140 for a description of the Timer/Counter Synchronization mode.  
161  
2545M–AVR–09/07  
 复制成功!