欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AUR 参数 Datasheet PDF下载

ATMEGA48V-10AUR图片预览
型号: ATMEGA48V-10AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第146页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第147页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第148页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第149页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第151页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第152页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第153页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第154页  
output can be generated by setting the COM2x1:0 to three. TOP is defined as 0xFF when  
WGM2:0 = 3, and OCR2A when MGM2:0 = 7 (See Table 17-4 on page 155). The actual OC2x  
value will only be visible on the port pin if the data direction for the port pin is set as output. The  
PWM waveform is generated by clearing (or setting) the OC2x Register at the compare match  
between OCR2x and TCNT2 when the counter increments, and setting (or clearing) the OC2x  
Register at compare match between OCR2x and TCNT2 when the counter decrements. The  
PWM frequency for the output when using phase correct PWM can be calculated by the follow-  
ing equation:  
f
clk_I/O  
f
= -----------------  
OCnxPCPWM  
N 510  
The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024).  
The extreme values for the OCR2A Register represent special cases when generating a PWM  
waveform output in the phase correct PWM mode. If the OCR2A is set equal to BOTTOM, the  
output will be continuously low and if set equal to MAX the output will be continuously high for  
non-inverted PWM mode. For inverted PWM the output will have the opposite logic values.  
At the very start of period 2 in Figure 17-7 OCnx has a transition from high to low even though  
there is no Compare Match. The point of this transition is to guarantee symmetry around BOT-  
TOM. There are two cases that give a transition without Compare Match.  
• OCR2A changes its value from MAX, like in Figure 17-7. When the OCR2A value is MAX the  
OCn pin value is the same as the result of a down-counting compare match. To ensure  
symmetry around BOTTOM the OCn value at MAX must correspond to the result of an up-  
counting Compare Match.  
• The timer starts counting from a value higher than the one in OCR2A, and for that reason  
misses the Compare Match and hence the OCn change that would have happened on the way  
up.  
17.8 Timer/Counter Timing Diagrams  
The following figures show the Timer/Counter in synchronous mode, and the timer clock (clkT2)  
is therefore shown as a clock enable signal. In asynchronous mode, clkI/O should be replaced by  
the Timer/Counter Oscillator clock. The figures include information on when Interrupt Flags are  
set. Figure 17-8 contains timing data for basic Timer/Counter operation. The figure shows the  
count sequence close to the MAX value in all modes other than phase correct PWM mode.  
Figure 17-8. Timer/Counter Timing Diagram, no Prescaling  
clkI/O  
clkTn  
(clkI/O/1)  
TCNTn  
TOVn  
MAX - 1  
MAX  
BOTTOM  
BOTTOM + 1  
Figure 17-9 shows the same timing data, but with the prescaler enabled.  
150  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!