Figure 1-3. Pinout ATmega1281/2561
1
PA3 (AD3)
PA4 (AD4)
PA5 (AD5)
PA6 (AD6)
PA7 (AD7)
PG2 (ALE)
PC7 (A15)
PC6 (A14)
PC5 (A13)
PC4 (A12)
PC3 (A11)
PC2 (A10)
PC1 (A9)
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
(OC0B) PG5
2
3
(RXD0/PCINT8/PDI) PE0
(TXD0/PDO) PE1
INDEX CORNER
4
(XCK0/AIN0) PE2
5
(OC3A/AIN1) PE3
(OC3B/INT4) PE4
(OC3C/INT5) PE5
(T3/INT6) PE6
6
7
8
ATmega1281/2561
9
(ICP3/CLKO/INT7) PE7
(SS/PCINT0) PB0
(SCK/PCINT1) PB1
(MOSI/PCINT2) PB2
(MISO/PCINT3) PB3
(OC2A/PCINT4) PB4
(OC1A/PCINT5) PB5
(OC1B/PCINT6) PB6
10
11
12
13
14
15
16
PC0 (A8)
PG1 (RD)
PG0 (WR)
Note:
The large center pad underneath the QFN/MLF package is made of metal and internally con-
nected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If
the center pad is left unconnected, the package might loosen from the board.
1.1
Disclaimer
Typical values contained in this datasheet are based on simulations and characterization of
other AVR microcontrollers manufactured on the same process technology. Min. and Max val-
ues will be available after the device is characterized.
4
ATmega640/1280/1281/2560/2561
2549LS–AVR–08/07