欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA1281V-8MUR 参数 Datasheet PDF下载

ATMEGA1281V-8MUR图片预览
型号: ATMEGA1281V-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, 9 X 9 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, MO-220VMMD, MLF-64]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 37 页 / 974 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第11页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第12页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第13页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第14页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第16页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第17页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第18页浏览型号ATMEGA1281V-8MUR的Datasheet PDF文件第19页  
ATmega640/1280/1281/2560/2561  
Address  
Name  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Page  
0x1A (0x3A)  
0x19 (0x39)  
0x18 (0x38)  
0x17 (0x37)  
0x16 (0x36)  
0x15 (0x35)  
0x14 (0x34)  
0x13 (0x33)  
0x12 (0x32)  
0x11 (0x31)  
0x10 (0x30)  
0x0F (0x2F)  
0x0E (0x2E)  
0x0D (0x2D)  
0x0C (0x2C)  
0x0B (0x2B)  
0x0A (0x2A)  
0x09 (0x29)  
0x08 (0x28)  
0x07 (0x27)  
0x06 (0x26)  
0x05 (0x25)  
0x04 (0x24)  
0x03 (0x23)  
0x02 (0x22)  
0x01 (0x21)  
0x00 (0x20)  
TIFR5  
TIFR4  
TIFR3  
TIFR2  
TIFR1  
TIFR0  
PORTG  
DDRG  
PING  
-
-
-
-
ICF5  
ICF4  
-
OCF5C  
OCF4C  
OCF3C  
-
OCF5B  
OCF4B  
OCF3B  
OCF2B  
OCF1B  
OCF0B  
PORTG2  
DDG2  
OCF5A  
OCF4A  
OCF3A  
OCF2A  
OCF1A  
OCF0A  
PORTG1  
DDG1  
TOV5  
TOV4  
page 168  
page 169  
page 168  
page 194  
page 168  
page 134  
page 102  
page 102  
page 103  
page 101  
page 102  
page 102  
page 102  
page 102  
page 102  
page 101  
page 101  
page 101  
page 101  
page 101  
page 101  
page 101  
page 101  
page 101  
page 100  
page 100  
page 100  
-
-
-
ICF3  
-
TOV3  
-
-
-
-
TOV2  
-
-
ICF1  
-
OCF1C  
-
TOV1  
-
-
-
-
TOV0  
-
-
PORTG5  
DDG5  
PING5  
PORTF5  
DDF5  
PORTG4  
DDG4  
PING4  
PORTF4  
DDF4  
PINF4  
PORTE4  
DDE4  
PINE4  
PORTD4  
DDD4  
PIND4  
PORTC4  
DDC4  
PINC4  
PORTB4  
DDB4  
PINB4  
PORTA4  
DDA4  
PINA4  
PORTG3  
DDG3  
PING3  
PORTF3  
DDF3  
PORTG0  
DDG0  
-
-
-
-
PING2  
PORTF2  
DDF2  
PING1  
PORTF1  
DDF1  
PING0  
PORTF0  
DDF0  
PORTF  
DDRF  
PINF  
PORTF7  
DDF7  
PINF7  
PORTE7  
DDE7  
PINE7  
PORTD7  
DDD7  
PIND7  
PORTC7  
DDC7  
PINC7  
PORTB7  
DDB7  
PINB7  
PORTA7  
DDA7  
PINA7  
PORTF6  
DDF6  
PINF6  
PORTE6  
DDE6  
PINE6  
PORTD6  
DDD6  
PIND6  
PORTC6  
DDC6  
PINC6  
PORTB6  
DDB6  
PINB6  
PORTA6  
DDA6  
PINA6  
PINF5  
PORTE5  
DDE5  
PINE5  
PORTD5  
DDD5  
PIND5  
PORTC5  
DDC5  
PINC5  
PORTB5  
DDB5  
PINB5  
PORTA5  
DDA5  
PINA5  
PINF3  
PORTE3  
DDE3  
PINF2  
PINF1  
PINF0  
PORTE0  
DDE0  
PORTE  
DDRE  
PINE  
PORTE2  
DDE2  
PORTE1  
DDE1  
PINE3  
PORTD3  
DDD3  
PINE2  
PINE1  
PINE0  
PORTD0  
DDD0  
PORTD  
DDRD  
PIND  
PORTD2  
DDD2  
PORTD1  
DDD1  
PIND3  
PORTC3  
DDC3  
PIND2  
PIND1  
PIND0  
PORTC0  
DDC0  
PORTC  
DDRC  
PINC  
PORTC2  
DDC2  
PORTC1  
DDC1  
PINC3  
PORTB3  
DDB3  
PINC2  
PINC1  
PINC0  
PORTB0  
DDB0  
PORTB  
DDRB  
PINB  
PORTB2  
DDB2  
PORTB1  
DDB1  
PINB3  
PORTA3  
DDA3  
PINB2  
PINB1  
PINB0  
PORTA0  
DDA0  
PORTA  
DDRA  
PINA  
PORTA2  
DDA2  
PORTA1  
DDA1  
PINA3  
PINA2  
PINA1  
PINA0  
Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses  
should never be written.  
2. I/O registers within the address range $00 - $1F are directly bit-accessible using the SBI and CBI instructions. In these reg-  
isters, the value of single bits can be checked by using the SBIS and SBIC instructions.  
3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on  
all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions  
work with registers 0x00 to 0x1F only.  
4. When using the I/O specific commands IN and OUT, the I/O addresses $00 - $3F must be used. When addressing I/O regis-  
ters as data space using LD and ST instructions, $20 must be added to these addresses. The  
ATmega640/1280/1281/2560/2561 is a complex microcontroller with more peripheral units than can be supported within  
the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from $60 - $1FF in SRAM,  
only the ST/STS/STD and LD/LDS/LDD instructions can be used.  
15  
2549LS–AVR–08/07  
 复制成功!