欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第41页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第42页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第43页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第44页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第46页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第47页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第48页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第49页  
ATmega8(L)  
Timed Sequences The sequence for changing the Watchdog Timer configuration differs slightly between the safety  
levels. Separate procedures are described for each level.  
Assembly Code Example  
for Changing the  
Configuration of  
the Watchdog  
Timer  
WDT_off:  
; reset WDT  
WDR  
; Write logical one to WDCE and WDE  
in r16, WDTCR  
ori r16, (1<<WDCE)|(1<<WDE)  
out WDTCR, r16  
; Turn off WDT  
ldi r16, (0<<WDE)  
out WDTCR, r16  
ret  
C Code Example  
void WDT_off(void)  
{
/* reset WDT */  
_WDR();  
/* Write logical one to WDCE and WDE */  
WDTCR |= (1<<WDCE) | (1<<WDE);  
/* Turn off WDT */  
WDTCR = 0x00;  
}
Safety Level 1  
(WDTON Fuse  
Unprogrammed)  
In this mode, the Watchdog Timer is initially disabled, but can be enabled by writing the WDE bit  
to 1 without any restriction. A timed sequence is needed when changing the Watchdog Time-out  
period or disabling an enabled Watchdog Timer. To disable an enabled Watchdog Timer and/or  
changing the Watchdog Time-out, the following procedure must be followed:  
1. In the same operation, write a logic one to WDCE and WDE. A logic one must be written  
to WDE regardless of the previous value of the WDE bit.  
2. Within the next four clock cycles, in the same operation, write the WDE and WDP bits as  
desired, but with the WDCE bit cleared.  
Safety Level 2  
(WDTON Fuse  
Programmed)  
In this mode, the Watchdog Timer is always enabled, and the WDE bit will always read as one. A  
timed sequence is needed when changing the Watchdog Time-out period. To change the  
Watchdog Time-out, the following procedure must be followed:  
1. In the same operation, write a logical one to WDCE and WDE. Even though the WDE  
always is set, the WDE must be written to one to start the timed sequence.  
Within the next four clock cycles, in the same operation, write the WDP bits as desired, but with  
the WDCE bit cleared. The value written to the WDE bit is irrelevant.  
45  
2486T–AVR–05/08  
 复制成功!