欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第196页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第197页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第198页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第199页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第201页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第202页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第203页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第204页  
Figure 94. ADC Timing Diagram, Free Running Conversion  
One Conversion  
Next Conversion  
11  
12  
13  
1
2
3
4
Cycle Number  
ADC Clock  
ADSC  
ADIF  
ADCH  
ADCL  
MSB of Result  
LSB of Result  
Sample &Hold  
Conversion  
Complete  
MUX and REFS  
Update  
Table 73. ADC Conversion Time  
Sample & Hold (Cycles  
Conversion Time  
Condition  
from Start of Conversion)  
(Cycles)  
Extended conversion  
Normal conversions, single ended  
13.5  
1.5  
25  
13  
Changing Channel The MUXn and REFS1:0 bits in the ADMUX Register are single buffered through a temporary  
register to which the CPU has random access. This ensures that the channels and reference  
selection only takes place at a safe point during the conversion. The channel and reference  
or Reference  
Selection  
selection is continuously updated until a conversion is started. Once the conversion starts, the  
channel and reference selection is locked to ensure a sufficient sampling time for the ADC. Con-  
tinuous updating resumes in the last ADC clock cycle before the conversion completes (ADIF in  
ADCSRA is set). Note that the conversion starts on the following rising ADC clock edge after  
ADSC is written. The user is thus advised not to write new channel or reference selection values  
to ADMUX until one ADC clock cycle after ADSC is written.  
If both ADFR and ADEN is written to one, an interrupt event can occur at any time. If the  
ADMUX Register is changed in this period, the user cannot tell if the next conversion is based  
on the old or the new settings. ADMUX can be safely updated in the following ways:  
1. When ADFR or ADEN is cleared.  
2. During conversion, minimum one ADC clock cycle after the trigger event.  
3. After a conversion, before the Interrupt Flag used as trigger source is cleared.  
When updating ADMUX in one of these conditions, the new settings will affect the next ADC  
conversion.  
200  
ATmega8(L)  
2486T–AVR–05/08  
 复制成功!