欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第10页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第11页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第12页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第13页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第15页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第16页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第17页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第18页  
Figure 5 shows the parallel instruction fetches and instruction executions enabled by the Har-  
vard architecture and the fast-access Register File concept. This is the basic pipelining concept  
to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost,  
functions per clocks, and functions per power-unit.  
Figure 5. The Parallel Instruction Fetches and Instruction Executions  
T1  
T2  
T3  
T4  
clkCPU  
1st Instruction Fetch  
1st Instruction Execute  
2nd Instruction Fetch  
2nd Instruction Execute  
3rd Instruction Fetch  
3rd Instruction Execute  
4th Instruction Fetch  
Figure 6 shows the internal timing concept for the Register File. In a single clock cycle an ALU  
operation using two register operands is executed, and the result is stored back to the destina-  
tion register.  
Figure 6. Single Cycle ALU Operation  
T1  
T2  
T3  
T4  
clkCPU  
Total Execution Time  
Register Operands Fetch  
ALU Operation Execute  
Result Write Back  
Reset and  
Interrupt Handling  
The AVR provides several different interrupt sources. These interrupts and the separate Reset  
Vector each have a separate Program Vector in the Program memory space. All interrupts are  
assigned individual enable bits which must be written logic one together with the Global Interrupt  
Enable bit in the Status Register in order to enable the interrupt. Depending on the Program  
Counter value, interrupts may be automatically disabled when Boot Lock Bits BLB02 or BLB12  
are programmed. This feature improves software security. See the section “Memory Program-  
ming” on page 222 for details.  
The lowest addresses in the Program memory space are by default defined as the Reset and  
Interrupt Vectors. The complete list of Vectors is shown in “Interrupts” on page 46. The list also  
determines the priority levels of the different interrupts. The lower the address the higher is the  
priority level. RESET has the highest priority, and next is INT0 – the External Interrupt Request  
0. The Interrupt Vectors can be moved to the start of the boot Flash section by setting the Inter-  
rupt Vector Select (IVSEL) bit in the General Interrupt Control Register (GICR). Refer to  
“Interrupts” on page 46 for more information. The Reset Vector can also be moved to the start of  
the boot Flash section by programming the BOOTRST Fuse, see “Boot Loader Support – Read-  
While-Write Self-Programming” on page 209.  
14  
ATmega8(L)  
2486T–AVR–05/08