欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第132页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第133页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第134页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第135页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第137页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第138页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第139页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第140页  
Table 52. Equations for Calculating Baud Rate Register Setting  
Equation for Calculating  
Baud Rate(1)  
Equation for Calculating  
Operating Mode  
UBRR Value  
Asynchronous Normal mode  
(U2X = 0)  
f
OSC  
f
OSC  
BAUD = --------------------------------------  
UBRR = ----------------------- 1  
16(UBRR + 1)  
16BAUD  
Asynchronous Double Speed  
Mode (U2X = 1)  
f
OSC  
f
OSC  
BAUD = -----------------------------------  
UBRR = -------------------- 1  
8(UBRR + 1)  
8BAUD  
Synchronous Master Mode  
f
OSC  
f
OSC  
BAUD = -----------------------------------  
UBRR = -------------------- 1  
2(UBRR + 1)  
2BAUD  
Note:  
BAUD Baud rate (in bits per second, bps)  
fOSC System Oscillator clock frequency  
1. The baud rate is defined to be the transfer rate in bit per second (bps).  
UBRR Contents of the UBRRH and UBRRL Registers, (0 - 4095)  
Some examples of UBRR values for some system clock frequencies are found in Table 60 (see  
page 159).  
Double Speed  
Operation (U2X)  
The transfer rate can be doubled by setting the U2X bit in UCSRA. Setting this bit only has effect  
for the asynchronous operation. Set this bit to zero when using synchronous operation.  
Setting this bit will reduce the divisor of the baud rate divider from 16 to 8, effectively doubling  
the transfer rate for asynchronous communication. Note however that the Receiver will in this  
case only use half the number of samples (reduced from 16 to 8) for data sampling and clock  
recovery, and therefore a more accurate baud rate setting and system clock are required when  
this mode is used. For the Transmitter, there are no downsides.  
External Clock  
External clocking is used by the Synchronous Slave modes of operation. The description in this  
section refers to Figure 62 for details.  
External clock input from the XCK pin is sampled by a synchronization register to minimize the  
chance of meta-stability. The output from the synchronization register must then pass through  
an edge detector before it can be used by the Transmitter and Receiver. This process intro-  
duces a two CPU clock period delay and therefore the maximum external XCK clock frequency  
is limited by the following equation:  
f
OSC  
-----------  
f
<
XCK  
4
Note that fosc depends on the stability of the system clock source. It is therefore recommended to  
add some margin to avoid possible loss of data due to frequency variations.  
136  
ATmega8(L)  
2486T–AVR–05/08  
 复制成功!