欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第127页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第128页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第129页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第130页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第132页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第133页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第134页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第135页  
ATmega8(L)  
SPI Status Register –  
SPSR  
Bit  
7
SPIF  
R
6
5
4
3
2
1
0
WCOL  
SPI2X  
R/W  
0
SPSR  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
R
0
0
• Bit 7 – SPIF: SPI Interrupt Flag  
When a serial transfer is complete, the SPIF Flag is set. An interrupt is generated if SPIE in  
SPCR is set and global interrupts are enabled. If SS is an input and is driven low when the SPI is  
in Master mode, this will also set the SPIF Flag. SPIF is cleared by hardware when executing the  
corresponding interrupt Handling Vector. Alternatively, the SPIF bit is cleared by first reading the  
SPI Status Register with SPIF set, then accessing the SPI Data Register (SPDR).  
• Bit 6 – WCOL: Write COLlision Flag  
The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The  
WCOL bit (and the SPIF bit) are cleared by first reading the SPI Status Register with WCOL set,  
and then accessing the SPI Data Register.  
• Bit 5..1 – Res: Reserved Bits  
These bits are reserved bits in the ATmega8 and will always read as zero.  
• Bit 0 – SPI2X: Double SPI Speed Bit  
When this bit is written logic one the SPI speed (SCK Frequency) will be doubled when the SPI  
is in Master mode (see Table 50). This means that the minimum SCK period will be 2 CPU clock  
periods. When the SPI is configured as Slave, the SPI is only guaranteed to work at fosc/4 or  
lower.  
The SPI interface on the ATmega8 is also used for Program memory and EEPROM download-  
ing or uploading. See page 237 for Serial Programming and verification.  
SPI Data Register –  
SPDR  
Bit  
7
6
5
4
3
2
1
0
MSB  
R/W  
X
LSB  
R/W  
X
SPDR  
Read/Write  
Initial Value  
R/W  
X
R/W  
X
R/W  
X
R/W  
X
R/W  
X
R/W  
X
Undefined  
The SPI Data Register is a Read/Write Register used for data transfer between the Register File  
and the SPI Shift Register. Writing to the register initiates data transmission. Reading the regis-  
ter causes the Shift Register Receive buffer to be read.  
131  
2486T–AVR–05/08  
 复制成功!