欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第117页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第118页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第119页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第120页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第122页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第123页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第124页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第125页  
ATmega8(L)  
TOSC1 cycle to be reset. If the time between wake-up and re-entering sleep mode is less  
than one TOSC1 cycle, the interrupt will not occur, and the device will fail to wake up. If the  
user is in doubt whether the time before re-entering Power-save or Extended Standby mode  
is sufficient, the following algorithm can be used to ensure that one TOSC1 cycle has  
elapsed:  
1. Write a value to TCCR2, TCNT2, or OCR2.  
2. Wait until the corresponding Update Busy Flag in ASSR returns to zero.  
3. Enter Power-save or Extended Standby mode.  
When the asynchronous operation is selected, the 32.768 kHZ Oscillator for Timer/Counter2  
is always running, except in Power-down and Standby modes. After a Power-up Reset or  
Wake-up from Power-down or Standby mode, the user should be aware of the fact that this  
Oscillator might take as long as one second to stabilize. The user is advised to wait for at  
least one second before using Timer/Counter2 after Power-up or Wake-up from Power-down  
or Standby mode. The contents of all Timer/Counter2 Registers must be considered lost  
after a wake-up from Power-down or Standby mode due to unstable clock signal upon start-  
up, no matter whether the Oscillator is in use or a clock signal is applied to the TOSC1 pin.  
Description of wake up from Power-save or Extended Standby mode when the timer is  
clocked asynchronously: When the interrupt condition is met, the wake up process is started  
on the following cycle of the timer clock, that is, the timer is always advanced by at least one  
before the processor can read the counter value. After wake-up, the MCU is halted for four  
cycles, it executes the interrupt routine, and resumes execution from the instruction  
following SLEEP.  
Reading of the TCNT2 Register shortly after wake-up from Power-save may give an  
incorrect result. Since TCNT2 is clocked on the asynchronous TOSC clock, reading TCNT2  
must be done through a register synchronized to the internal I/O clock domain.  
Synchronization takes place for every rising TOSC1 edge. When waking up from Power-  
save mode, and the I/O clock (clkI/O) again becomes active, TCNT2 will read as the previous  
value (before entering sleep) until the next rising TOSC1 edge. The phase of the TOSC  
clock after waking up from Power-save mode is essentially unpredictable, as it depends on  
the wake-up time. The recommended procedure for reading TCNT2 is thus as follows:  
1. Write any value to either of the registers OCR2 or TCCR2.  
2. Wait for the corresponding Update Busy Flag to be cleared.  
3. Read TCNT2.  
During asynchronous operation, the synchronization of the Interrupt Flags for the  
asynchronous timer takes three processor cycles plus one timer cycle. The timer is therefore  
advanced by at least one before the processor can read the timer value causing the setting  
of the Interrupt Flag. The Output Compare Pin is changed on the timer clock and is not  
synchronized to the processor clock.  
121  
2486T–AVR–05/08  
 复制成功!