欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第115页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第116页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第117页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第118页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第120页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第121页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第122页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第123页  
ATmega48/88/168  
prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the out-  
put glitch-free.  
The OCR1x Register access may seem complex, but this is not case. When the double buffering  
is enabled, the CPU has access to the OCR1x Buffer Register, and if double buffering is dis-  
abled the CPU will access the OCR1x directly. The content of the OCR1x (Buffer or Compare)  
Register is only changed by a write operation (the Timer/Counter does not update this register  
automatically as the TCNT1 and ICR1 Register). Therefore OCR1x is not read via the high byte  
temporary register (TEMP). However, it is a good practice to read the low byte first as when  
accessing other 16-bit registers. Writing the OCR1x Registers must be done via the TEMP Reg-  
ister since the compare of all 16 bits is done continuously. The high byte (OCR1xH) has to be  
written first. When the high byte I/O location is written by the CPU, the TEMP Register will be  
updated by the value written. Then when the low byte (OCR1xL) is written to the lower eight bits,  
the high byte will be copied into the upper 8-bits of either the OCR1x buffer or OCR1x Compare  
Register in the same system clock cycle.  
For more information of how to access the 16-bit registers refer to “Accessing 16-bit Registers”  
on page 111.  
15.7.1  
Force Output Compare  
In non-PWM Waveform Generation modes, the match output of the comparator can be forced by  
writing a one to the Force Output Compare (FOC1x) bit. Forcing compare match will not set the  
OCF1x Flag or reload/clear the timer, but the OC1x pin will be updated as if a real compare  
match had occurred (the COM11:0 bits settings define whether the OC1x pin is set, cleared or  
toggled).  
15.7.2  
15.7.3  
Compare Match Blocking by TCNT1 Write  
All CPU writes to the TCNT1 Register will block any compare match that occurs in the next timer  
clock cycle, even when the timer is stopped. This feature allows OCR1x to be initialized to the  
same value as TCNT1 without triggering an interrupt when the Timer/Counter clock is enabled.  
Using the Output Compare Unit  
Since writing TCNT1 in any mode of operation will block all compare matches for one timer clock  
cycle, there are risks involved when changing TCNT1 when using any of the Output Compare  
channels, independent of whether the Timer/Counter is running or not. If the value written to  
TCNT1 equals the OCR1x value, the compare match will be missed, resulting in incorrect wave-  
form generation. Do not write the TCNT1 equal to TOP in PWM modes with variable TOP  
values. The compare match for the TOP will be ignored and the counter will continue to 0xFFFF.  
Similarly, do not write the TCNT1 value equal to BOTTOM when the counter is downcounting.  
The setup of the OC1x should be performed before setting the Data Direction Register for the  
port pin to output. The easiest way of setting the OC1x value is to use the Force Output Com-  
pare (FOC1x) strobe bits in Normal mode. The OC1x Register keeps its value even when  
changing between Waveform Generation modes.  
Be aware that the COM1x1:0 bits are not double buffered together with the compare value.  
Changing the COM1x1:0 bits will take effect immediately.  
119  
2545M–AVR–09/07  
 复制成功!