欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8-16AU 参数 Datasheet PDF下载

ATMEGA8-16AU图片预览
型号: ATMEGA8-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位具有8K字节的系统内可编程闪存 [8-bit with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 23 页 / 255 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号ATMEGA8-16AU的Datasheet PDF文件第1页浏览型号ATMEGA8-16AU的Datasheet PDF文件第2页浏览型号ATMEGA8-16AU的Datasheet PDF文件第3页浏览型号ATMEGA8-16AU的Datasheet PDF文件第4页浏览型号ATMEGA8-16AU的Datasheet PDF文件第6页浏览型号ATMEGA8-16AU的Datasheet PDF文件第7页浏览型号ATMEGA8-16AU的Datasheet PDF文件第8页浏览型号ATMEGA8-16AU的Datasheet PDF文件第9页  
ATmega8(L)
Pin Descriptions
VCC
GND
Port B (PB7..PB0)
XTAL1/XTAL2/TOSC1/TOSC2
Digital supply voltage.
Ground.
Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each
bit). The Port B output buffers have symmetrical drive characteristics with both high sink
and source capability. As inputs, Port B pins that are externally pulled low will source
current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset
condition becomes active, even if the clock is not running.
Depending on the clock selection fuse settings, PB6 can be used as input to the invert-
ing Oscillator amplifier and input to the internal clock operating circuit.
Depending on the clock selection fuse settings, PB7 can be used as output from the
inverting Oscillator amplifier.
If the Internal Calibrated RC Oscillator is used as chip clock source, PB7..6 is used as
TOSC2..1 input for the Asynchronous Timer/Counter2 if the AS2 bit in ASSR is set.
The various special features of Port B are elaborated in “Alternate Functions of Port B”
on page 58 and “System Clock and Clock Options” on page 25.
Port C (PC5..PC0)
Port C is an 7-bit bi-directional I/O port with internal pull-up resistors (selected for each
bit). The Port C output buffers have symmetrical drive characteristics with both high sink
and source capability. As inputs, Port C pins that are externally pulled low will source
current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset
condition becomes active, even if the clock is not running.
If the RSTDISBL Fuse is programmed, PC6 is used as an I/O pin. Note that the electri-
cal characteristics of PC6 differ from those of the other pins of Port C.
If the RSTDISBL Fuse is unprogrammed, PC6 is used as a Reset input. A low level on
this pin for longer than the minimum pulse length will generate a Reset, even if the clock
is not running. The minimum pulse length is given in Table 15 on page 38. Shorter
pulses are not guaranteed to generate a Reset.
The various special features of Port C are elaborated on page 61.
Port D (PD7..PD0)
Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each
bit). The Port D output buffers have symmetrical drive characteristics with both high sink
and source capability. As inputs, Port D pins that are externally pulled low will source
current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset
condition becomes active, even if the clock is not running.
Port D also serves the functions of various special features of the ATmega8 as listed on
page 63.
RESET
Reset input. A low level on this pin for longer than the minimum pulse length will gener-
ate a reset, even if the clock is not running. The minimum pulse length is given in Table
15 on page 38. Shorter pulses are not guaranteed to generate a reset.
PC6/RESET
5
2486QS–AVR–10/06