欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第40页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第41页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第42页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第43页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第45页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第46页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第47页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第48页  
ATmega8(L)  
• Bit 3 – WDE: Watchdog Enable  
When the WDE is written to logic one, the Watchdog Timer is enabled, and if the WDE is written  
to logic zero, the Watchdog Timer function is disabled. WDE can only be cleared if the WDCE bit  
has logic level one. To disable an enabled Watchdog Timer, the following procedure must be  
followed:  
1. In the same operation, write a logic one to WDCE and WDE. A logic one must be written  
to WDE even though it is set to one before the disable operation starts  
2. Within the next four clock cycles, write a logic 0 to WDE. This disables the Watchdog  
• Bits 2..0 – WDP2, WDP1, WDP0: Watchdog Timer Prescaler 2, 1, and 0  
The WDP2, WDP1, and WDP0 bits determine the Watchdog Timer prescaling when the Watch-  
dog Timer is enabled. The different prescaling values and their corresponding Timeout Periods  
are shown in Table 17.  
Table 17. Watchdog Timer Prescale Select  
Number of WDT  
Oscillator Cycles  
Typical Time-out  
at VCC = 3.0V  
Typical Time-out  
at VCC = 5.0V  
WDP2  
WDP1  
WDP0  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
16K (16,384)  
32K (32,768)  
17.1ms  
34.3ms  
68.5ms  
0.14s  
0.27s  
0.55s  
1.1s  
16.3ms  
32.5ms  
65ms  
0.13s  
0.26s  
0.52s  
1.0s  
64K (65,536)  
128K (131,072)  
256K (262,144)  
512K (524,288)  
1,024K (1,048,576)  
2,048K (2,097,152)  
2.2s  
2.1s  
The following code example shows one assembly and one C function for turning off the WDT.  
The example assumes that interrupts are controlled (for example, by disabling interrupts glob-  
ally) so that no interrupts will occur during execution of these functions.  
44  
2486AA–AVR–02/2013  
 复制成功!