欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第19页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第20页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第21页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第22页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第24页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第25页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第26页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第27页  
ATmega8(L)  
The next code examples show assembly and C functions for reading the EEPROM. The exam-  
ples assume that interrupts are controlled so that no interrupts will occur during execution of  
these functions.  
Assembly Code Example  
EEPROM_read:  
; Wait for completion of previous write  
sbic EECR,EEWE  
rjmp EEPROM_read  
; Set up address (r18:r17) in address register  
out EEARH, r18  
out EEARL, r17  
; Start eeprom read by writing EERE  
sbi EECR,EERE  
; Read data from data register  
in r16,EEDR  
ret  
C Code Example  
unsigned char EEPROM_read(unsigned int uiAddress)  
{
/* Wait for completion of previous write */  
while(EECR & (1<<EEWE))  
;
/* Set up address register */  
EEAR = uiAddress;  
/* Start eeprom read by writing EERE */  
EECR |= (1<<EERE);  
/* Return data from data register */  
return EEDR;  
}
EEPROM Write during When entering Power-down sleep mode while an EEPROM write operation is active, the  
Power-down Sleep  
Mode  
EEPROM write operation will continue, and will complete before the Write Access time has  
passed. However, when the write operation is completed, the Oscillator continues running, and  
as a consequence, the device does not enter Power-down entirely. It is therefore recommended  
to verify that the EEPROM write operation is completed before entering Power-down.  
Preventing EEPROM  
Corruption  
During periods of low VCC, the EEPROM data can be corrupted because the supply voltage is  
too low for the CPU and the EEPROM to operate properly. These issues are the same as for  
board level systems using EEPROM, and the same design solutions should be applied.  
An EEPROM data corruption can be caused by two situations when the voltage is too low. First,  
a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Sec-  
ond, the CPU itself can execute instructions incorrectly, if the supply voltage is too low.  
EEPROM data corruption can easily be avoided by following this design recommendation:  
Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This  
can be done by enabling the internal Brown-out Detector (BOD). If the detection level of the  
internal BOD does not match the needed detection level, an external low VCC Reset Protec-  
23  
2486AA–AVR–02/2013  
 复制成功!