欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8AUR 参数 Datasheet PDF下载

ATMEGA8L-8AUR图片预览
型号: ATMEGA8L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第20页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第21页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第22页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第23页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第25页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第26页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第27页浏览型号ATMEGA8L-8AUR的Datasheet PDF文件第28页  
ATmega8(L)  
tion circuit can be used. If a reset occurs while a write operation is in progress, the write  
operation will be completed provided that the power supply voltage is sufficient.  
I/O Memory  
The I/O space definition of the ATmega8 is shown in “Register Summary” on page 309.  
All Atmel®AVR® ATmega8 I/Os and peripherals are placed in the I/O space. The I/O locations  
are accessed by the IN and OUT instructions, transferring data between the 32 general purpose  
working registers and the I/O space. I/O Registers within the address range 0x00 - 0x1F are  
directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single  
bits can be checked by using the SBIS and SBIC instructions. Refer to the “Instruction Set Sum-  
mary” on page 311 for more details. When using the I/O specific commands IN and OUT, the I/O  
addresses 0x00 - 0x3F must be used. When addressing I/O Registers as data space using LD  
and ST instructions, 0x20 must be added to these addresses.  
For compatibility with future devices, reserved bits should be written to zero if accessed.  
Reserved I/O memory addresses should never be written.  
Some of the Status Flags are cleared by writing a logical one to them. Note that the CBI and SBI  
instructions will operate on all bits in the I/O Register, writing a one back into any flag read as  
set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only.  
The I/O and Peripherals Control Registers are explained in later sections.  
24  
2486AA–AVR–02/2013  
 复制成功!