欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8-16AU 参数 Datasheet PDF下载

ATMEGA8-16AU图片预览
型号: ATMEGA8-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位AVR具有8K字节的系统内可编程闪存 [8-bit AVR with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 23 页 / 263 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号ATMEGA8-16AU的Datasheet PDF文件第7页浏览型号ATMEGA8-16AU的Datasheet PDF文件第8页浏览型号ATMEGA8-16AU的Datasheet PDF文件第9页浏览型号ATMEGA8-16AU的Datasheet PDF文件第10页浏览型号ATMEGA8-16AU的Datasheet PDF文件第12页浏览型号ATMEGA8-16AU的Datasheet PDF文件第13页浏览型号ATMEGA8-16AU的Datasheet PDF文件第14页浏览型号ATMEGA8-16AU的Datasheet PDF文件第15页  
ATmega8(L)
Instruction Set Summary (Continued)
BRIE
BRID
MOV
MOVW
LDI
LD
LD
LD
LD
LD
LD
LDD
LD
LD
LD
LDD
LDS
ST
ST
ST
ST
ST
ST
STD
ST
ST
ST
STD
STS
LPM
LPM
LPM
SPM
IN
OUT
PUSH
POP
SBI
CBI
LSL
LSR
ROL
ROR
ASR
SWAP
BSET
BCLR
BST
BLD
SEC
CLC
SEN
CLN
SEZ
CLZ
SEI
CLI
SES
CLS
SEV
CLV
SET
Rd, P
P, Rr
Rr
Rd
P,b
P,b
Rd
Rd
Rd
Rd
Rd
Rd
s
s
Rr, b
Rd, b
Rd, Z
Rd, Z+
k
k
Rd, Rr
Rd, Rr
Rd, K
Rd, X
Rd, X+
Rd, - X
Rd, Y
Rd, Y+
Rd, - Y
Rd,Y+q
Rd, Z
Rd, Z+
Rd, -Z
Rd, Z+q
Rd, k
X, Rr
X+, Rr
- X, Rr
Y, Rr
Y+, Rr
- Y, Rr
Y+q,Rr
Z, Rr
Z+, Rr
-Z, Rr
Z+q,Rr
k, Rr
Branch if Interrupt Enabled
Branch if Interrupt Disabled
Move Between Registers
Copy Register Word
Load Immediate
Load Indirect
Load Indirect and Post-Inc.
Load Indirect and Pre-Dec.
Load Indirect
Load Indirect and Post-Inc.
Load Indirect and Pre-Dec.
Load Indirect with Displacement
Load Indirect
Load Indirect and Post-Inc.
Load Indirect and Pre-Dec.
Load Indirect with Displacement
Load Direct from SRAM
Store Indirect
Store Indirect and Post-Inc.
Store Indirect and Pre-Dec.
Store Indirect
Store Indirect and Post-Inc.
Store Indirect and Pre-Dec.
Store Indirect with Displacement
Store Indirect
Store Indirect and Post-Inc.
Store Indirect and Pre-Dec.
Store Indirect with Displacement
Store Direct to SRAM
Load Program Memory
Load Program Memory
Load Program Memory and Post-Inc
Store Program Memory
In Port
Out Port
Push Register on Stack
Pop Register from Stack
Set Bit in I/O Register
Clear Bit in I/O Register
Logical Shift Left
Logical Shift Right
Rotate Left Through Carry
Rotate Right Through Carry
Arithmetic Shift Right
Swap Nibbles
Flag Set
Flag Clear
Bit Store from Register to T
Bit load from T to Register
Set Carry
Clear Carry
Set Negative Flag
Clear Negative Flag
Set Zero Flag
Clear Zero Flag
Global Interrupt Enable
Global Interrupt Disable
Set Signed Test Flag
Clear Signed Test Flag
Set Twos Complement Overflow.
Clear Twos Complement Overflow
Set T in SREG
if ( I = 1) then PC
PC + k + 1
if ( I = 0) then PC
PC + k + 1
Rd
Rr
Rd+1:Rd
Rr+1:Rr
Rd
K
Rd
(X)
Rd
(X), X
X + 1
X
X - 1, Rd
(X)
Rd
(Y)
Rd
(Y), Y
Y + 1
Y
Y - 1, Rd
(Y)
Rd
(Y + q)
Rd
(Z)
Rd
(Z), Z
Z+1
Z
Z - 1, Rd
(Z)
Rd
(Z + q)
Rd
(k)
(X)
Rr
(X)
Rr, X
X + 1
X
X - 1, (X)
Rr
(Y)
Rr
(Y)
Rr, Y
Y + 1
Y
Y - 1, (Y)
Rr
(Y + q)
Rr
(Z)
Rr
(Z)
Rr, Z
Z + 1
Z
Z - 1, (Z)
Rr
(Z + q)
Rr
(k)
Rr
R0
(Z)
Rd
(Z)
Rd
(Z), Z
Z+1
(Z)
R1:R0
Rd
P
P
Rr
STACK
Rr
Rd
STACK
I/O(P,b)
1
I/O(P,b)
0
Rd(n+1)
Rd(n), Rd(0)
0
Rd(n)
Rd(n+1), Rd(7)
0
Rd(0)←C,Rd(n+1)← Rd(n),C←Rd(7)
Rd(7)←C,Rd(n)← Rd(n+1),C←Rd(0)
Rd(n)
Rd(n+1), n=0..6
Rd(3..0)←Rd(7..4),Rd(7..4)←Rd(3..0)
SREG(s)
1
SREG(s)
0
T
Rr(b)
Rd(b)
T
C
1
C
0
N
1
N
0
Z
1
Z
0
I
1
I
0
S
1
S
0
V
1
V
0
T
1
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
Z,C,N,V
Z,C,N,V
Z,C,N,V
Z,C,N,V
Z,C,N,V
None
SREG(s)
SREG(s)
T
None
C
C
N
N
Z
Z
I
I
S
S
V
V
T
1/2
1/2
1
1
1
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
3
3
3
-
1
1
2
2
2
2
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
DATA TRANSFER INSTRUCTIONS
BIT AND BIT-TEST INSTRUCTIONS
Mnemonics
Operands
Description
Operation
Flags
#Clocks
11
2486QS–AVR–10/06