欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-CCU 参数 Datasheet PDF下载

ATMEGA48PA-CCU图片预览
型号: ATMEGA48PA-CCU
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 20MHz, CMOS, PBGA32, 4 X 4 MM, 0.60 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, UFBGA-32]
分类和应用: 闪存微控制器
文件页数/大小: 349 页 / 2752 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第147页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第148页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第149页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第150页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第152页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第153页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第154页浏览型号ATMEGA48PA-CCU的Datasheet PDF文件第155页  
ATmega48/88/168  
• Bit 3 – OCR2AUB: Output Compare Register2 Update Busy  
When Timer/Counter2 operates asynchronously and OCR2A is written, this bit becomes  
set. When OCR2A has been updated from the temporary storage register, this bit is  
cleared by hardware. A logical zero in this bit indicates that OCR2A is ready to be  
updated with a new value.  
• Bit 2 – OCR2BUB: Output Compare Register2 Update Busy  
When Timer/Counter2 operates asynchronously and OCR2B is written, this bit becomes  
set. When OCR2B has been updated from the temporary storage register, this bit is  
cleared by hardware. A logical zero in this bit indicates that OCR2B is ready to be  
updated with a new value.  
• Bit 1 – TCR2AUB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2A is written, this bit  
becomes set. When TCCR2A has been updated from the temporary storage register,  
this bit is cleared by hardware. A logical zero in this bit indicates that TCCR2A is ready  
to be updated with a new value.  
• Bit 0 – TCR2BUB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2B is written, this bit  
becomes set. When TCCR2B has been updated from the temporary storage register,  
this bit is cleared by hardware. A logical zero in this bit indicates that TCCR2B is ready  
to be updated with a new value.  
If a write is performed to any of the five Timer/Counter2 Registers while its update busy  
flag is set, the updated value might get corrupted and cause an unintentional interrupt to  
occur.  
The mechanisms for reading TCNT2, OCR2A, OCR2B, TCCR2A and TCCR2B are dif-  
ferent. When reading TCNT2, the actual timer value is read. When reading OCR2A,  
OCR2B, TCCR2A and TCCR2B the value in the temporary storage register is read.  
151  
2545D–AVR–07/04  
 复制成功!