欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第89页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第90页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第91页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第92页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第94页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第95页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第96页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第97页  
ATmega32(L)  
Input Capture Unit  
The Timer/Counter incorporates an Input Capture unit that can capture external events  
and give them a time-stamp indicating time of occurrence. The external signal indicating  
an event, or multiple events, can be applied via the ICP1 pin or alternatively, via the  
Analog Comparator unit. The time-stamps can then be used to calculate frequency,  
duty-cycle, and other features of the signal applied. Alternatively the time-stamps can be  
used for creating a log of the events.  
The Input Capture unit is illustrated by the block diagram shown in Figure 42. The ele-  
ments of the block diagram that are not directly a part of the Input Capture unit are gray  
shaded. The small “n” in register and bit names indicates the Timer/Counter number.  
Figure 42. Input Capture Unit Block Diagram  
DATA BUS (8-bit)  
TEMP (8-bit)  
ICRnH (8-bit)  
ICRnL (8-bit)  
TCNTnH (8-bit)  
TCNTnL (8-bit)  
ICRn (16-bit Register)  
TCNTn (16-bit Counter)  
WRITE  
ACO*  
ACIC*  
ICNC  
ICES  
Analog  
Comparator  
Noise  
Canceler  
Edge  
Detector  
ICFn (Int.Req.)  
ICPn  
When a change of the logic level (an event) occurs on the Input Capture pin (ICP1),  
alternatively on the Analog Comparator output (ACO), and this change confirms to the  
setting of the edge detector, a capture will be triggered. When a capture is triggered, the  
16-bit value of the counter (TCNT1) is written to the Input Capture Register (ICR1). The  
Input Capture Flag (ICF1) is set at the same system clock as the TCNT1 value is copied  
into ICR1 Register. If enabled (TICIE1 = 1), the Input Capture Flag generates an Input  
Capture interrupt. The ICF1 Flag is automatically cleared when the interrupt is executed.  
Alternatively the ICF1 Flag can be cleared by software by writing a logical one to its I/O  
bit location.  
Reading the 16-bit value in the Input Capture Register (ICR1) is done by first reading the  
low byte (ICR1L) and then the high byte (ICR1H). When the low byte is read the high  
byte is copied into the high byte temporary register (TEMP). When the CPU reads the  
ICR1H I/O location it will access the TEMP Register.  
The ICR1 Register can only be written when using a Waveform Generation mode that  
utilizes the ICR1 Register for defining the counter’s TOP value. In these cases the  
Waveform Generation mode (WGM13:0) bits must be set before the TOP value can be  
written to the ICR1 Register. When writing the ICR1 Register the high byte must be writ-  
ten to the ICR1H I/O location before the low byte is written to ICR1L.  
93  
2503J–AVR–10/06  
 复制成功!