欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第1页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第2页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第3页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第4页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第6页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第7页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第8页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第9页  
ATmega32(L)  
Port B (PB7..PB0)  
Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each  
bit). The Port B output buffers have symmetrical drive characteristics with both high sink  
and source capability. As inputs, Port B pins that are externally pulled low will source  
current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset  
condition becomes active, even if the clock is not running.  
Port B also serves the functions of various special features of the ATmega32 as listed  
on page 57.  
Port C (PC7..PC0)  
Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each  
bit). The Port C output buffers have symmetrical drive characteristics with both high sink  
and source capability. As inputs, Port C pins that are externally pulled low will source  
current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset  
condition becomes active, even if the clock is not running. If the JTAG interface is  
enabled, the pull-up resistors on pins PC5(TDI), PC3(TMS) and PC2(TCK) will be acti-  
vated even if a reset occurs.  
The TD0 pin is tri-stated unless TAP states that shift out data are entered.  
Port C also serves the functions of the JTAG interface and other special features of the  
ATmega32 as listed on page 60.  
Port D (PD7..PD0)  
Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each  
bit). The Port D output buffers have symmetrical drive characteristics with both high sink  
and source capability. As inputs, Port D pins that are externally pulled low will source  
current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset  
condition becomes active, even if the clock is not running.  
Port D also serves the functions of various special features of the ATmega32 as listed  
on page 62.  
RESET  
Reset Input. A low level on this pin for longer than the minimum pulse length will gener-  
ate a reset, even if the clock is not running. The minimum pulse length is given in Table  
15 on page 37. Shorter pulses are not guaranteed to generate a reset.  
XTAL1  
XTAL2  
AVCC  
Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.  
Output from the inverting Oscillator amplifier.  
AVCC is the supply voltage pin for Port A and the A/D Converter. It should be externally  
connected to VCC, even if the ADC is not used. If the ADC is used, it should be con-  
nected to VCC through a low-pass filter.  
AREF  
AREF is the analog reference pin for the A/D Converter.  
5
2503J–AVR–10/06  
 复制成功!