欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第36页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第37页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第38页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第39页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第41页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第42页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第43页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第44页  
Watchdog Reset  
When the Watchdog times out, it will generate a short reset pulse of one CK cycle dura-  
tion. On the falling edge of this pulse, the delay timer starts counting the Time-out period  
tTOUT. Refer to page 41 for details on operation of the Watchdog Timer.  
Figure 20. Watchdog Reset During Operation  
CC  
CK  
MCU Control and Status  
Register – MCUCSR  
The MCU Control and Status Register provides information on which reset source  
caused an MCU Reset.  
Bit  
7
6
5
4
3
2
1
0
JTD  
R/W  
0
ISC2  
R/W  
0
JTRF  
R/W  
WDRF  
R/W  
BORF  
R/W  
EXTRF  
R/W  
PORF  
R/W  
MCUCSR  
Read/Write  
Initial Value  
R
0
See Bit Description  
• Bit 4 – JTRF: JTAG Reset Flag  
This bit is set if a reset is being caused by a logic one in the JTAG Reset Register  
selected by the JTAG instruction AVR_RESET. This bit is reset by a Power-on Reset, or  
by writing a logic zero to the flag.  
• Bit 3 – WDRF: Watchdog Reset Flag  
This bit is set if a Watchdog Reset occurs. The bit is reset by a Power-on Reset, or by  
writing a logic zero to the flag.  
• Bit 2 – BORF: Brown-out Reset Flag  
This bit is set if a Brown-out Reset occurs. The bit is reset by a Power-on Reset, or by  
writing a logic zero to the flag.  
• Bit 1 – EXTRF: External Reset Flag  
This bit is set if an External Reset occurs. The bit is reset by a Power-on Reset, or by  
writing a logic zero to the flag.  
• Bit 0 – PORF: Power-on Reset Flag  
This bit is set if a Power-on Reset occurs. The bit is reset only by writing a logic zero to  
the flag.  
To make use of the Reset Flags to identify a reset condition, the user should read and  
then reset the MCUCSR as early as possible in the program. If the register is cleared  
before another reset occurs, the source of the reset can be found by examining the  
Reset Flags.  
40  
ATmega32(L)  
2503J–AVR–10/06  
 复制成功!