欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第29页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第30页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第31页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第32页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第34页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第35页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第36页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第37页  
ATmega32(L)  
Idle Mode  
When the SM2..0 bits are written to 000, the SLEEP instruction makes the MCU enter  
Idle mode, stopping the CPU but allowing SPI, USART, Analog Comparator, ADC, Two-  
wire Serial Interface, Timer/Counters, Watchdog, and the interrupt system to continue  
operating. This sleep mode basically halts clkCPU and clkFLASH, while allowing the other  
clocks to run.  
Idle mode enables the MCU to wake up from external triggered interrupts as well as  
internal ones like the Timer Overflow and USART Transmit Complete interrupts. If  
wake-up from the Analog Comparator interrupt is not required, the Analog Comparator  
can be powered down by setting the ACD bit in the Analog Comparator Control and Sta-  
tus Register – ACSR. This will reduce power consumption in Idle mode. If the ADC is  
enabled, a conversion starts automatically when this mode is entered.  
ADC Noise Reduction  
Mode  
When the SM2..0 bits are written to 001, the SLEEP instruction makes the MCU enter  
ADC Noise Reduction mode, stopping the CPU but allowing the ADC, the External Inter-  
rupts, the Two-wire Serial Interface address watch, Timer/Counter2 and the Watchdog  
to continue operating (if enabled). This sleep mode basically halts clkI/O, clkCPU, and clk-  
FLASH, while allowing the other clocks to run.  
This improves the noise environment for the ADC, enabling higher resolution measure-  
ments. If the ADC is enabled, a conversion starts automatically when this mode is  
entered. Apart form the ADC Conversion Complete interrupt, only an External Reset, a  
Watchdog Reset, a Brown-out Reset, a Two-wire Serial Interface Address Match Inter-  
rupt, a Timer/Counter2 interrupt, an SPM/EEPROM ready interrupt, an External level  
interrupt on INT0 or INT1, or an external interrupt on INT2 can wake up the MCU from  
ADC Noise Reduction mode.  
Power-down Mode  
When the SM2..0 bits are written to 010, the SLEEP instruction makes the MCU enter  
Power-down mode. In this mode, the External Oscillator is stopped, while the External  
interrupts, the Two-wire Serial Interface address watch, and the Watchdog continue  
operating (if enabled). Only an External Reset, a Watchdog Reset, a Brown-out Reset, a  
Two-wire Serial Interface address match interrupt, an External level interrupt on INT0 or  
INT1, or an External interrupt on INT2 can wake up the MCU. This sleep mode basically  
halts all generated clocks, allowing operation of asynchronous modules only.  
Note that if a level triggered interrupt is used for wake-up from Power-down mode, the  
changed level must be held for some time to wake up the MCU. Refer to “External Inter-  
rupts” on page 66 for details.  
When waking up from Power-down mode, there is a delay from the wake-up condition  
occurs until the wake-up becomes effective. This allows the clock to restart and become  
stable after having been stopped. The wake-up period is defined by the same CKSEL  
fuses that define the reset time-out period, as described in “Clock Sources” on page 25.  
Power-save Mode  
When the SM2..0 bits are written to 011, the SLEEP instruction makes the MCU enter  
Power-save mode. This mode is identical to Power-down, with one exception:  
If Timer/Counter2 is clocked asynchronously, i.e., the AS2 bit in ASSR is set,  
Timer/Counter2 will run during sleep. The device can wake up from either Timer Over-  
flow or Output Compare event from Timer/Counter2 if the corresponding  
Timer/Counter2 interrupt enable bits are set in TIMSK, and the Global Interrupt Enable  
bit in SREG is set.  
If the Asynchronous Timer is NOT clocked asynchronously, Power-down mode is rec-  
ommended instead of Power-save mode because the contents of the registers in the  
33  
2503J–AVR–10/06  
 复制成功!