欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第270页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第271页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第272页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第273页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第275页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第276页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第277页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第278页  
SPI Serial Programming  
Characteristics  
For Characteristics of SPI module, see “SPI Timing Characteristics” on page 291.  
Programming via the  
JTAG Interface  
Programming through the JTAG interface requires control of the four JTAG specific  
pins: TCK, TMS, TDI and TDO. Control of the reset and clock pins is not required.  
To be able to use the JTAG interface, the JTAGEN Fuse must be programmed. The  
device is default shipped with the fuse programmed. In addition, the JTD bit in MCUCSR  
must be cleared. Alternatively, if the JTD bit is set, the External Reset can be forced low.  
Then, the JTD bit will be cleared after two chip clocks, and the JTAG pins are available  
for programming. This provides a means of using the JTAG pins as normal port pins in  
running mode while still allowing In-System Programming via the JTAG interface. Note  
that this technique can not be used when using the JTAG pins for Boundary-scan or On-  
chip Debug. In these cases the JTAG pins must be dedicated for this purpose.  
As a definition in this datasheet, the LSB is shifted in and out first of all Shift Registers.  
Programming Specific JTAG  
Instructions  
The instruction register is 4-bit wide, supporting up to 16 instructions. The JTAG instruc-  
tions useful for Programming are listed below.  
The OPCODE for each instruction is shown behind the instruction name in hex format.  
The text describes which Data Register is selected as path between TDI and TDO for  
each instruction.  
The Run-Test/Idle state of the TAP controller is used to generate internal clocks. It can  
also be used as an idle state between JTAG sequences. The state machine sequence  
for changing the instruction word is shown in Figure 138.  
274  
ATmega32(L)  
2503J–AVR–10/06  
 复制成功!