欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第221页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第222页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第223页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第224页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第226页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第227页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第228页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第229页  
ATmega32(L)  
IEEE 1149.1 (JTAG)  
Boundary-scan  
Features  
JTAG (IEEE std. 1149.1 Compliant) Interface  
Boundary-scan Capabilities According to the JTAG Standard  
Full Scan of all Port Functions as well as Analog Circuitry having Off-chip Connections  
Supports the Optional IDCODE Instruction  
Additional Public AVR_RESET Instruction to Reset the AVR  
System Overview  
The Boundary-scan chain has the capability of driving and observing the logic levels on  
the digital I/O pins, as well as the boundary between digital and analog logic for analog  
circuitry having Off-chip connections. At system level, all ICs having JTAG capabilities  
are connected serially by the TDI/TDO signals to form a long Shift Register. An external  
controller sets up the devices to drive values at their output pins, and observe the input  
values received from other devices. The controller compares the received data with the  
expected result. In this way, Boundary-scan provides a mechanism for testing intercon-  
nections and integrity of components on Printed Circuits Boards by using the four TAP  
signals only.  
The four IEEE 1149.1 defined mandatory JTAG instructions IDCODE, BYPASS, SAM-  
PLE/PRELOAD, and EXTEST, as well as the AVR specific public JTAG instruction  
AVR_RESET can be used for testing the Printed Circuit Board. Initial scanning of the  
Data Register path will show the ID-code of the device, since IDCODE is the default  
JTAG instruction. It may be desirable to have the AVR device in Reset during Test  
mode. If not reset, inputs to the device may be determined by the scan operations, and  
the internal software may be in an undetermined state when exiting the Test mode.  
Entering reset, the outputs of any Port Pin will instantly enter the high impedance state,  
making the HIGHZ instruction redundant. If needed, the BYPASS instruction can be  
issued to make the shortest possible scan chain through the device. The device can be  
set in the reset state either by pulling the external RESET pin low, or issuing the  
AVR_RESET instruction with appropriate setting of the Reset Data Register.  
The EXTEST instruction is used for sampling external pins and loading output pins with  
data. The data from the output latch will be driven out on the pins as soon as the  
EXTEST instruction is loaded into the JTAG IR-Register. Therefore, the SAMPLE/PRE-  
LOAD should also be used for setting initial values to the scan ring, to avoid damaging  
the board when issuing the EXTEST instruction for the first time. SAMPLE/PRELOAD  
can also be used for taking a snapshot of the external pins during normal operation of  
the part.  
The JTAGEN Fuse must be programmed and the JTD bit in the I/O Register MCUCSR  
must be cleared to enable the JTAG Test Access Port.  
When using the JTAG interface for Boundary-scan, using a JTAG TCK clock frequency  
higher than the internal chip frequency is possible. The chip clock is not required to run.  
Data Registers  
The Data Registers relevant for Boundary-scan operations are:  
Bypass Register  
Device Identification Register  
Reset Register  
Boundary-scan Chain  
225  
2503J–AVR–10/06  
 复制成功!