欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第219页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第220页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第221页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第222页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第224页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第225页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第226页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第227页  
ATmega32(L)  
2 single Program Memory Break Points + 1 Program Memory Break Point with mask  
(“range Break Point”)  
2 single Program Memory Break Points + 1 Data Memory Break Point with mask  
(“range Break Point”)  
A debugger, like the AVR Studio, may however use one or more of these resources for  
its internal purpose, leaving less flexibility to the end-user.  
A list of the On-chip Debug specific JTAG instructions is given in “On-chip Debug Spe-  
cific JTAG Instructions” on page 223.  
The JTAGEN Fuse must be programmed to enable the JTAG Test Access Port. In addi-  
tion, the OCDEN Fuse must be programmed and no Lock bits must be set for the On-  
chip Debug system to work. As a security feature, the On-chip Debug system is disabled  
when any Lock bits are set. Otherwise, the On-chip Debug system would have provided  
a back-door into a secured device.  
The AVR JTAG ICE from Atmel is a powerful development tool for On-chip Debugging  
of all AVR 8-bit RISC Microcontrollers with IEEE 1149.1 compliant JTAG interface. The  
JTAG ICE and the AVR Studio user interface give the user complete control of the inter-  
nal resources of the microcontroller, helping to reduce development time by making  
debugging easier. The JTAG ICE performs real-time emulation of the micrcontroller  
while it is running in a target system.  
Please refer to the Support Tools section on the AVR pages on www.atmel.com for a full  
description of the AVR JTEG ICE. AVR Studio can be downloaded free from Software  
section on the same web site.  
All necessary execution commands are available in AVR Studio, both on source level  
and on disassembly level. The user can execute the program, single step through the  
code either by tracing into or stepping over functions, step out of functions, place the  
cursor on a statement and execute until the statement is reached, stop the execution,  
and reset the execution target. In addition, the user can have an unlimited number of  
code breakpoints (using the BREAK instruction) and up to two data memory break-  
points, alternatively combined as a mask (range) Break Point.  
On-chip Debug Specific  
JTAG Instructions  
The On-chip Debug support is considered being private JTAG instructions, and distrib-  
uted within ATMEL and to selected third party vendors only. Instruction opcodes are  
listed for reference.  
PRIVATE0; $8  
PRIVATE1; $9  
PRIVATE2; $A  
PRIVATE3; $B  
Private JTAG instruction for accessing On-chip Debug system.  
Private JTAG instruction for accessing On-chip Debug system.  
Private JTAG instruction for accessing On-chip Debug system.  
Private JTAG instruction for accessing On-chip Debug system.  
223  
2503J–AVR–10/06  
 复制成功!