欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第215页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第216页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第217页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第218页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第220页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第221页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第222页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第223页  
ATmega32(L)  
JTAG Interface and  
On-chip Debug  
System  
Features  
JTAG (IEEE std. 1149.1 Compliant) Interface  
Boundary-scan Capabilities According to the IEEE std. 1149.1 (JTAG) Standard  
Debugger Access to:  
– All Internal Peripheral Units  
– Internal and External RAM  
– The Internal Register File  
– Program Counter  
– EEPROM and Flash Memories  
– Extensive On-chip Debug Support for Break Conditions, Including  
– AVR Break Instruction  
– Break on Change of Program Memory Flow  
– Single Step Break  
– Program Memory Breakpoints on Single Address or Address Range  
– Data Memory Breakpoints on Single Address or Address Range  
Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface  
On-chip Debugging Supported by AVR Studio®  
Overview  
The AVR IEEE std. 1149.1 compliant JTAG interface can be used for  
Testing PCBs by using the JTAG Boundary-scan capability  
Programming the non-volatile memories, Fuses and Lock bits  
On-chip Debugging  
A brief description is given in the following sections. Detailed descriptions for Program-  
ming via the JTAG interface, and using the Boundary-scan Chain can be found in the  
sections “Programming via the JTAG Interface” on page 274 and “IEEE 1149.1 (JTAG)  
Boundary-scan” on page 225, respectively. The On-chip Debug support is considered  
being private JTAG instructions, and distributed within ATMEL and to selected third  
party vendors only.  
Figure 112 shows a block diagram of the JTAG interface and the On-chip Debug sys-  
tem. The TAP Controller is a state machine controlled by the TCK and TMS signals. The  
TAP Controller selects either the JTAG Instruction Register or one of several Data Reg-  
isters as the scan chain (Shift Register) between the TDI input and TDO output. The  
Instruction Register holds JTAG instructions controlling the behavior of a Data Register.  
The ID-Register, Bypass Register, and the Boundary-scan Chain are the Data Registers  
used for board-level testing. The JTAG Programming Interface (actually consisting of  
several physical and virtual Data Registers) is used for JTAG Serial Programming via  
the JTAG interface. The Internal Scan Chain and Break Point Scan Chain are used for  
On-chip Debugging only.  
Test Access Port – TAP  
The JTAG interface is accessed through four of the AVR’s pins. In JTAG terminology,  
these pins constitute the Test Access Port – TAP. These pins are:  
TMS: Test Mode Select. This pin is used for navigating through the TAP-controller  
state machine.  
TCK: Test Clock. JTAG operation is synchronous to TCK.  
TDI: Test Data In. Serial input data to be shifted in to the Instruction Register or Data  
Register (Scan Chains).  
TDO: Test Data Out. Serial output data from Instruction Register or Data Register.  
219  
2503J–AVR–10/06  
 复制成功!