欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第125页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第126页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第127页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第128页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第130页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第131页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第132页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第133页  
ATmega32(L)  
6. Enable interrupts, if needed.  
The Oscillator is optimized for use with a 32.768 kHz watch crystal. Applying an  
external clock to the TOSC1 pin may result in incorrect Timer/Counter2 operation.  
The CPU main clock frequency must be more than four times the Oscillator  
frequency.  
When writing to one of the registers TCNT2, OCR2, or TCCR2, the value is  
transferred to a temporary register, and latched after two positive edges on TOSC1.  
The user should not write a new value before the contents of the temporary register  
have been transferred to its destination. Each of the three mentioned registers have  
their individual temporary register, which means for example that writing to TCNT2  
does not disturb an OCR2 write in progress. To detect that a transfer to the  
destination register has taken place, the Asynchronous Status Register – ASSR has  
been implemented.  
When entering Power-save or Extended Standby mode after having written to  
TCNT2, OCR2, or TCCR2, the user must wait until the written register has been  
updated if Timer/Counter2 is used to wake up the device. Otherwise, the MCU will  
enter sleep mode before the changes are effective. This is particularly important if  
the Output Compare2 interrupt is used to wake up the device, since the output  
compare function is disabled during writing to OCR2 or TCNT2. If the write cycle is  
not finished, and the MCU enters sleep mode before the OCR2UB bit returns to  
zero, the device will never receive a compare match interrupt, and the MCU will not  
wake up.  
If Timer/Counter2 is used to wake the device up from Power-save or Extended  
Standby mode, precautions must be taken if the user wants to re-enter one of these  
modes: The interrupt logic needs one TOSC1 cycle to be reset. If the time between  
wake-up and re-entering sleep mode is less than one TOSC1 cycle, the interrupt will  
not occur, and the device will fail to wake up. If the user is in doubt whether the time  
before re-entering Power-save or Extended Standby mode is sufficient, the following  
algorithm can be used to ensure that one TOSC1 cycle has elapsed:  
1. Write a value to TCCR2, TCNT2, or OCR2.  
2. Wait until the corresponding Update Busy Flag in ASSR returns to zero.  
3. Enter Power-save or Extended Standby mode.  
When the asynchronous operation is selected, the 32.768 kHz Oscillator for  
Timer/Counter2 is always running, except in Power-down and Standby modes. After  
a Power-up Reset or wake-up from Power-down or Standby mode, the user should  
be aware of the fact that this Oscillator might take as long as one second to stabilize.  
The user is advised to wait for at least one second before using Timer/Counter2  
after power-up or wake-up from Power-down or Standby mode. The contents of all  
Timer/Counter2 Registers must be considered lost after a wake-up from Power-  
down or Standby mode due to unstable clock signal upon start-up, no matter  
whether the Oscillator is in use or a clock signal is applied to the TOSC1 pin.  
Description of wake up from Power-save or Extended Standby mode when the timer  
is clocked asynchronously: When the interrupt condition is met, the wake up  
process is started on the following cycle of the timer clock, that is, the timer is  
always advanced by at least one before the processor can read the counter value.  
After wake-up, the MCU is halted for four cycles, it executes the interrupt routine,  
and resumes execution from the instruction following SLEEP.  
Reading of the TCNT2 Register shortly after wake-up from Power-save may give an  
incorrect result. Since TCNT2 is clocked on the asynchronous TOSC clock, reading  
TCNT2 must be done through a register synchronized to the internal I/O clock  
domain. Synchronization takes place for every rising TOSC1 edge. When waking up  
129  
2503J–AVR–10/06  
 复制成功!