欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16L-8MI 参数 Datasheet PDF下载

ATMEGA16L-8MI图片预览
型号: ATMEGA16L-8MI
PDF下载: 下载PDF文件 查看货源
内容描述: 8位AVR微控制器具有16K字节的系统内可编程闪存 [8-bit AVR Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 315 页 / 2880 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16L-8MI的Datasheet PDF文件第112页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第113页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第114页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第115页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第117页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第118页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第119页浏览型号ATMEGA16L-8MI的Datasheet PDF文件第120页  
restarts from the bottom (0x00). In normal operation the Timer/Counter Overflow Flag  
(TOV2) will be set in the same timer clock cycle as the TCNT2 becomes zero. The TOV2  
flag in this case behaves like a ninth bit, except that it is only set, not cleared. However,  
combined with the timer overflow interrupt that automatically clears the TOV2 flag, the  
timer resolution can be increased by software. There are no special cases to consider in  
the normal mode, a new counter value can be written anytime.  
The Output Compare unit can be used to generate interrupts at some given time. Using  
the output compare to generate waveforms in normal mode is not recommended, since  
this will occupy too much of the CPU time.  
Clear Timer on Compare  
Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGM21:0 = 2), the OCR2 register is used to  
manipulate the counter resolution. In CTC mode the counter is cleared to zero when the  
counter value (TCNT2) matches the OCR2. The OCR2 defines the top value for the  
counter, hence also its resolution. This mode allows greater control of the compare  
match output frequency. It also simplifies the operation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 57. The counter value  
(TCNT2) increases until a compare match occurs between TCNT2 and OCR2, and then  
counter (TCNT2) is cleared.  
Figure 57. CTC Mode, Timing Diagram  
OCn Interrupt Flag Set  
TCNTn  
OCn  
(Toggle)  
(COMn1:0 = 1)  
1
2
3
4
Period  
An interrupt can be generated each time the counter value reaches the TOP value by  
using the OCF2 flag. If the interrupt is enabled, the interrupt handler routine can be used  
for updating the TOP value. However, changing the TOP to a value close to BOTTOM  
when the counter is running with none or a low prescaler value must be done with care  
since the CTC mode does not have the double buffering feature. If the new value written  
to OCR2 is lower than the current value of TCNT2, the counter will miss the compare  
match. The counter will then have to count to its maximum value (0xFF) and wrap  
around starting at 0x00 before the compare match can occur.  
For generating a waveform output in CTC mode, the OC2 output can be set to toggle its  
logical level on each compare match by setting the Compare Output mode bits to toggle  
mode (COM21:0 = 1). The OC2 value will not be visible on the port pin unless the data  
direction for the pin is set to output. The waveform generated will have a maximum fre-  
quency of fOC2 = fclk_I/O/2 when OCR2 is set to zero (0x00). The waveform frequency is  
defined by the following equation:  
fclk_I/O  
fOCn = ----------------------------------------------  
2 N ⋅ (1 + OCRn)  
116  
ATmega16(L)  
2466E–AVR–10/02  
 复制成功!