ATmega16(L)
Added the note at the end of the “Bit Rate Generator Unit” on page 179.
6. Corrected description of ADSC bit in “ADC Control and Status Register A –
ADCSRA” on page 220.
7. Improved description on how to do a polarity check of the ADC doff results in
“ADC Conversion Result” on page 217.
8. Added JTAG version number for rev. H in Table 87 on page 230.
9. Added not regarding OCDEN Fuse below Table 105 on page 263.
10. Updated Programming Figures:
Figure 127 on page 265 and Figure 136 on page 277 are updated to also reflect that
AVCC must be connected during Programming mode. Figure 131 on page 273
added to illustrate how to program the fuses.
11. Added a note regarding usage of the “PROG_PAGELOAD ($6)” on page 283
and “PROG_PAGEREAD ($7)” on page 283.
12. Removed alternative algortihm for leaving JTAG Programming mode.
See “Leaving Programming Mode” on page 291.
13. Added Calibrated RC Oscillator characterization curves in section “ATmega16
Typical Characteristics” on page 302.
14. Corrected ordering code for QFN/MLF package (16MHz) in “Ordering Informa-
tion” on page 11.
15. Corrected Table 90, “Scan Signals for the Oscillators(1)(2)(3),” on page 237.
23
2466NS–AVR–10/06