欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第84页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第85页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第86页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第87页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第89页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第90页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第91页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第92页  
ATmega8U2/16U2/32U2  
14. Timer/Counter0 and Timer/Counter1 Prescalers  
14.1 Overview  
Timer/Counter0 and 1 share the same prescaler module, but the Timer/Counters can have dif-  
ferent prescaler settings. The description below applies to all Timer/Counters. Tn is used as a  
general name, n = 0 or 1.  
14.2 Internal Clock Source  
The Timer/Counter can be clocked directly by the system clock (by setting the CSn[2:0] = 1).  
This provides the fastest operation, with a maximum Timer/Counter clock frequency equal to  
system clock frequency (fCLK_I/O). Alternatively, one of four taps from the prescaler can be used  
as a clock source. The prescaled clock has a frequency of either fCLK_I/O/8, fCLK_I/O/64,  
fCLK_I/O/256, or fCLK_I/O/1024.  
14.3 Prescaler Reset  
The prescaler is free running, i.e., operates independently of the Clock Select logic of the  
Timer/Counter, and it is shared by the Timer/Counter Tn. Since the prescaler is not affected by  
the Timer/Counter’s clock select, the state of the prescaler will have implications for situations  
where a prescaled clock is used. One example of prescaling artifacts occurs when the timer is  
enabled and clocked by the prescaler (6 > CSn[2:0] > 1). The number of system clock cycles  
from when the timer is enabled to the first count occurs can be from 1 to N+1 system clock  
cycles, where N equals the prescaler divisor (8, 64, 256, or 1024).  
It is possible to use the prescaler reset for synchronizing the Timer/Counter to program execu-  
tion. However, care must be taken if the other Timer/Counter that shares the same prescaler  
also uses prescaling. A prescaler reset will affect the prescaler period for all Timer/Counters it is  
connected to.  
14.4 External Clock Source  
An external clock source applied to the Tn pin can be used as Timer/Counter clock (clkTn). The  
Tn pin is sampled once every system clock cycle by the pin synchronization logic. The synchro-  
nized (sampled) signal is then passed through the edge detector. Figure 14-1 shows a functional  
equivalent block diagram of the Tn synchronization and edge detector logic. The registers are  
clocked at the positive edge of the internal system clock (clkI/O). The latch is transparent in the  
high period of the internal system clock.  
The edge detector generates one clkTn pulse for each positive (CSn2:0 = 7) or negative (CSn2:0  
= 6) edge it detects.  
Figure 14-1. Tn/T0 Pin Sampling  
Tn_sync  
(To Clock  
Tn  
D
Q
D
Q
D
Q
Select Logic)  
LE  
clkI/O  
Synchronization  
Edge Detector  
88  
7799D–AVR–11/10  
 复制成功!