欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第201页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第202页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第203页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第204页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第206页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第207页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第208页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第209页  
ATmega8U2/16U2/32U2  
• The CPU can free the bank by clearing FIFOCON when all the data is read, that is:  
• after “N” read of UEDATX,  
• as soon as RWAL is cleared by hardware.  
If the endpoint uses 2 banks, the second one can be filled by the HOST while the current one is  
being read by the CPU. Then, when the CPU clear FIFOCON, the next bank may be already  
ready and RXOUTI is set immediately.  
21.14 IN endpoint management  
IN packets are sent by the USB device controller, upon an IN request from the host. All the data  
can be written by the CPU, which acknowledge or not the bank when it is full.  
21.14.1 Overview  
The Endpoint must be configured first.  
21.14.1.1  
“Manual” mode  
The TXINI bit is set by hardware when the current bank becomes free. This triggers an interrupt  
if the TXINE bit is set. The FIFOCON bit is set at the same time. The CPU writes into the FIFO  
and clears the FIFOCON bit to allow the USB controller to send the data. If the IN Endpoint is  
composed of multiple banks, this also switches to the next data bank. The TXINI and FIFOCON  
bits are automatically updated by hardware regarding the status of the next bank.  
TXINI shall always be cleared before clearing FIFOCON.  
205  
7799D–AVR–11/10  
 复制成功!