欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第142页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第143页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第144页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第145页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第147页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第148页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第149页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第150页  
ATmega8U2/16U2/32U2  
• Bits 1, 0 – SPR1, SPR0: SPI Clock Rate Select 1 and 0  
These two bits control the SCK rate of the device configured as a Master. SPR1 and SPR0 have  
no effect on the Slave. The relationship between SCK and the Oscillator Clock frequency fosc is  
shown in the following table:  
Table 17-5. Relationship Between SCK and the Oscillator Frequency  
SPI2X  
SPR1  
SPR0  
SCK Frequency  
fosc/4  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
fosc/16  
fosc/64  
fosc/128  
fosc/2  
fosc/8  
fosc/32  
fosc/64  
17.5.2  
SPSR – SPI Status Register  
Bit  
7
SPIF  
R
6
5
4
3
2
1
0
SPI2X  
R/W  
0
0x2D (0x4D)  
Read/Write  
Initial Value  
WCOL  
SPSR  
R
0
R
0
R
0
R
0
R
0
R
0
0
• Bit 7 – SPIF: SPI Interrupt Flag  
When a serial transfer is complete, the SPIF Flag is set. An interrupt is generated if SPIE in  
SPCR is set and global interrupts are enabled. If SS is an input and is driven low when the SPI is  
in Master mode, this will also set the SPIF Flag. SPIF is cleared by hardware when executing the  
corresponding interrupt handling vector. Alternatively, the SPIF bit is cleared by first reading the  
SPI Status Register with SPIF set, then accessing the SPI Data Register (SPDR).  
• Bit 6 – WCOL: Write COLlision Flag  
The WCOL bit is set if the SPI Data Register (SPDR) is written during a data transfer. The  
WCOL bit (and the SPIF bit) are cleared by first reading the SPI Status Register with WCOL set,  
and then accessing the SPI Data Register.  
• Bit 5:1 – Res: Reserved Bits  
These bits are reserved bits in the ATmega8U2/16U2/32U2 and will always read as zero.  
• Bit 0 – SPI2X: Double SPI Speed Bit  
When this bit is written logic one the SPI speed (SCK Frequency) will be doubled when the SPI  
is in Master mode (see Table 17-5). This means that the minimum SCK period will be two CPU  
clock periods. When the SPI is configured as Slave, the SPI is only guaranteed to work at fosc/4  
or lower.  
The SPI interface on the ATmega8U2/16U2/32U2 is also used for program memory and  
EEPROM downloading or uploading. See page 259 for serial programming and verification.  
146  
7799D–AVR–11/10  
 复制成功!