欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第60页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第61页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第62页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第63页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第65页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第66页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第67页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第68页  
$F049  
$F04A  
out  
sei  
SPL,r16  
; Enable interrupts  
$F04B  
<instr> xxx  
Moving Interrupts  
Between Application  
and Boot Space  
The General Interrupt Control Register controls the placement of the interrupt vector table.  
MCU Control Register  
– MCUCR  
Bit  
7
6
SRW10  
R/W  
0
5
SE  
R/W  
0
4
3
2
1
IVSEL  
R/W  
0
0
IVCE  
R/W  
0
SRE  
R/W  
0
SM1  
R/W  
0
SM0  
R/W  
0
SM2  
R/W  
0
MCUCR  
Read/Write  
Initial Value  
• Bit 1 – IVSEL: Interrupt Vector Select  
When the IVSEL bit is cleared (zero), the interrupt vectors are placed at the start of the Flash  
memory. When this bit is set (one), the interrupt vectors are moved to the beginning of the Boot  
Loader section of the flash. The actual address of the start of the Boot Flash section is deter-  
mined by the BOOTSZ fuses. Refer to the section “Boot Loader Support – Read-While-Write  
Self-Programming” on page 273 for details. To avoid unintentional changes of interrupt vector  
tables, a special write procedure must be followed to change the IVSEL bit:  
1. Write the Interrupt Vector Change Enable (IVCE) bit to one.  
2. Within four cycles, write the desired value to IVSEL while writing a zero to IVCE.  
Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled  
in the cycle IVCE is set, and they remain disabled until after the instruction following the write to  
IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status  
Register is unaffected by the automatic disabling.  
Note:  
If interrupt vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed,  
interrupts are disabled while executing from the Application section. If interrupt vectors are placed  
in the Application section and Boot Lock bit BLB12 is programed, interrupts are disabled while  
executing from the Boot Loader section. Refer to the section “Boot Loader Support – Read-While-  
Write Self-Programming” on page 273 for details on Boot Lock bits.  
64  
ATmega128(L)  
2467P–AVR–08/07  
 复制成功!