欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第12页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第13页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第14页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第15页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第17页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第18页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第19页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第20页  
There are basically two types of interrupts. The first type is triggered by an event that sets the  
interrupt flag. For these interrupts, the Program Counter is vectored to the actual interrupt vector  
in order to execute the interrupt handling routine, and hardware clears the corresponding inter-  
rupt flag. Interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be  
cleared. If an interrupt condition occurs while the corresponding interrupt enable bit is cleared,  
the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared  
by software. Similarly, if one or more interrupt conditions occur while the global interrupt enable  
bit is cleared, the corresponding interrupt flag(s) will be set and remembered until the global  
interrupt enable bit is set, and will then be executed by order of priority.  
The second type of interrupts will trigger as long as the interrupt condition is present. These  
interrupts do not necessarily have interrupt flags. If the interrupt condition disappears before the  
interrupt is enabled, the interrupt will not be triggered.  
When the AVR exits from an interrupt, it will always return to the main program and execute one  
more instruction before any pending interrupt is served.  
Note that the Status Register is not automatically stored when entering an interrupt routine, nor  
restored when returning from an interrupt routine. This must be handled by software.  
When using the CLI instruction to disable interrupts, the interrupts will be immediately disabled.  
No interrupt will be executed after the CLI instruction, even if it occurs simultaneously with the  
CLI instruction. The following example shows how this can be used to avoid interrupts during the  
timed EEPROM write sequence.  
Assembly Code Example  
in r16, SREG  
; store SREG value  
cli ; disable interrupts during timed sequence  
sbiEECR, EEMWE ; start EEPROM write  
sbiEECR, EEWE  
outSREG, r16  
; restore SREG value (I-bit)  
C Code Example  
char cSREG;  
cSREG = SREG;/* store SREG value */  
/* disable interrupts during timed sequence */  
__disable_interrupt();  
EECR |= (1<<EEMWE); /* start EEPROM write */  
EECR |= (1<<EEWE);  
SREG = cSREG; /* restore SREG value (I-bit) */  
16  
ATmega128(L)  
2467P–AVR–08/07  
 复制成功!