欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第125页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第126页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第127页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第128页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第130页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第131页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第132页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第133页  
ATmega128(L)  
the counter decrements. The PWM frequency for the output when using phase correct PWM can  
be calculated by the following equation:  
f
clk_I/O  
f
= ---------------------------  
OCnxPCPWM  
2 N TOP  
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).  
The extreme values for the OCRnx Register represents special cases when generating a PWM  
waveform output in the phase correct PWM mode. If the OCRnx is set equal to BOTTOM the  
output will be continuously low and if set equal to TOP the output will be continuously high for  
non-inverted PWM mode. For inverted PWM the output will have the opposite logic values.  
If OCnA is used to define the TOP value (WGMn3:0 = 11) and COMnA1:0 = 1, the OCnA Output  
will toggle with a 50% duty cycle.  
Phase and Frequency The phase and frequency correct Pulse Width Modulation, or phase and frequency correct PWM  
Correct PWM Mode  
mode (WGMn3:0 = 8 or 9) provides a high resolution phase and frequency correct PWM wave-  
form generation option. The phase and frequency correct PWM mode is, like the phase correct  
PWM mode, based on a dual-slope operation. The counter counts repeatedly from BOTTOM  
(0x0000) to TOP and then from TOP to BOTTOM. In non-inverting Compare Output mode, the  
output compare (OCnx) is cleared on the compare match between TCNTn and OCRnx while  
counting up, and set on the compare match while downcounting. In inverting Compare Output  
mode, the operation is inverted. The dual-slope operation gives a lower maximum operation fre-  
quency compared to the single-slope operation. However, due to the symmetric feature of the  
dual-slope PWM modes, these modes are preferred for motor control applications.  
The main difference between the phase correct, and the phase and frequency correct PWM  
mode is the time the OCRnx Register is updated by the OCRnx buffer Register, (see Figure 53  
and Figure 54).  
The PWM resolution for the phase and frequency correct PWM mode can be defined by either  
ICRn or OCRnA. The minimum resolution allowed is 2-bit (ICRn or OCRnA set to 0x0003), and  
the maximum resolution is 16-bit (ICRn or OCRnA set to MAX). The PWM resolution in bits can  
be calculated using the following equation:  
log(TOP + 1)  
R
= ----------------------------------  
PFCPWM  
log(2)  
In phase and frequency correct PWM mode the counter is incremented until the counter value  
matches either the value in ICRn (WGMn3:0 = 8), or the value in OCRnA (WGMn3:0 = 9). The  
counter has then reached the TOP and changes the count direction. The TCNTn value will be  
equal to TOP for one timer clock cycle. The timing diagram for the phase correct and frequency  
correct PWM mode is shown on Figure 54. The figure shows phase and frequency correct PWM  
mode when OCRnA or ICRn is used to define TOP. The TCNTn value is in the timing diagram  
shown as a histogram for illustrating the dual-slope operation. The diagram includes non-  
inverted and inverted PWM outputs. The small horizontal line marks on the TCNTn slopes repre-  
sent compare matches between OCRnx and TCNTn. The OCnx interrupt flag will be set when a  
compare match occurs.  
129  
2467P–AVR–08/07  
 复制成功!